A fast lock phase-locked loop using a continuous-time phase frequency detector

被引:0
|
作者
Pan, Jun [1 ]
Yoshihara, Tsutomu [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Kitakyushu, Fukuoka 8080135, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A continuous-time phase frequency detector (PFD) based on the conventional tri-state PFD is proposed for fast lock charge pump phase-locked loops (CPPLLs) in this paper. The locking time of the PLL can be substantially reduced with the proposed continuous-time scheme. During the period that the best tracing and acquisition properties are required, the bandwidth of the PLL can be increased to decrease the locking time with the proposed continuous-time PFD. Afterwards, the bandwidth of the PLL is recovered to the original value to minimize output jitter due to external noise. Any conventional tri-state PFDs can be improved with the proposed continuous-time architecture. The proposed architecture is realized in a standard CMOS 0.35 mu m technology. The simulation results demonstrate that the proposed continuous-time PFD is effective to get more speedy locking time.
引用
收藏
页码:393 / 396
页数:4
相关论文
共 50 条
  • [21] PHASE-LOCKED LOOP INCLUDES LOCK INDICATOR
    CONNELLY, JA
    PRESCOTT, GE
    ELECTRONICS, 1974, 47 (18): : 112 - 113
  • [22] PHASE-LOCKED LOOP WITH FAST ACQUISITION TIME.
    Hong, J.H.
    Stammely, T.E.
    IBM technical disclosure bulletin, 1984, 26 (08):
  • [23] A 625 MHz CMOS phase-locked loop used in lock detector application
    Alavi, S. M.
    Shoaei, O.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 184 - +
  • [24] A new fully integrated CMOS Phase-Locked Loop with low jitter and fast lock time
    Fouzar, Y
    Sawan, M
    Savaria, Y
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 253 - 256
  • [25] Fast Lock Scheme for Phase-Locked Loops
    Bashir, Amir
    Li, Jing
    Ivatury, Kiran
    Khan, Naveed
    Gala, Nirav
    Familia, Noam
    Mohammed, Zulfiqar
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 319 - +
  • [26] QPSK Modulator with Continuous Phase and Fast Response Based on Phase-Locked Loop
    Kirasamuthranon, Lerson
    Koseeyaporn, Jeerasuda
    Wardkein, Paramote
    RADIOENGINEERING, 2017, 26 (02) : 504 - 514
  • [27] PROBABILITY DISTRIBUTION OF TIME TO PHASE LOCK FOR A SECOND-ORDER PHASE-LOCKED LOOP
    KEBLAWI, FS
    RCA REVIEW, 1968, 29 (01): : 106 - &
  • [30] An improved lock detector for phase-locked communication receivers
    Stensby, J
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 2005, 342 (02): : 149 - 159