Carrier-transport-enhanced channel CMOS for improved power consumption and performance

被引:309
作者
Takagi, Shinichi [1 ,2 ]
Irisawa, Toshifurni [1 ]
Tezuka, Tsutomu [1 ]
Numata, Toshinori [1 ]
Nakaharai, Shu [1 ]
Hirashita, Norio [1 ]
Moriyama, Yoshihiko [1 ]
Usuda, Koji [1 ]
Toyoda, Eiji [3 ]
Dissanayake, Sanjeewa [2 ]
Shichijo, Masato [2 ]
Nakane, Ryosho [2 ]
Sugahara, Satoshi [4 ]
Takenaka, Mitsuru [2 ]
Sugiyama, Naoharu [1 ]
机构
[1] MIRAI AIST, Tsukuba, Ibaraki 3058562, Japan
[2] Univ Tokyo, Tokyo 1138656, Japan
[3] Covalent Mat Corp, Tokyo 1410032, Japan
[4] Tokyo Inst Technol, Tokyo 1528550, Japan
关键词
density-of-states (DOS); effective mass; Ge; Ge-on-insulator (GOT); mobility; multigate MOSFET; strained Si; subband engineering; supply voltage; surface orientation; uniaxial strain; velocity; III-V semiconductor;
D O I
10.1109/TED.2007.911034
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An effective way to reduce supply voltage and resulting power consumption without losing the circuit performance of CMOS is to use CMOS structures using high carrier mobility/ velocity. In this paper, our recent approaches in realizing these carrier-transport-enhanced CMOS will be reviewed. First, the basic concept on the choice of channels for increasing on current of MOSFETs, the effective-mass engineering, is introduced from the viewpoint of both carrier velocity and surface carrier concentration under a given gate voltage. Based on this understanding, critical issues, fabrication techniques, and the device performance of MOSFETs using three types of channel materials, Si (SiGe) with uniaxial strain, Ge-on-insulator (GOT), and III-V semiconductors, are presented. As for the strained devices, the importance of uniaxial strain, as well as the combination with multigate structures, is addressed. A novel subband engineering for electrons on (110) surfaces is also introduced. As for GOT MOSFETs, the versatility of the Ge condensation technique for fabricating a variety of Ge-based devices is emphasized. In addition, as for III-V semiconductor MOSFETs, advantages and disadvantages on low effective mass are examined through simple theoretical calculations.
引用
收藏
页码:21 / 39
页数:19
相关论文
共 133 条
[1]  
Ang KW, 2004, IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, P1069
[2]  
[Anonymous], VLSI S
[3]  
[Anonymous], 2003, IEEE INT ELECT DEVIC
[4]   Continuous MOSFET performance increase with device scaling: The role of strain and channel material innovations [J].
Antoniadis, D. A. ;
Aberg, I. ;
Ni Chleirigh, C. ;
Nayfeh, O. M. ;
Khakifirooz, A. ;
Hoyt, J. L. .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) :363-376
[5]   Simulation of implant free III-V MOSFETs for high performance low power Nano-CMOS applications [J].
Asenov, A. ;
Kalna, K. ;
Thayne, I. ;
Hill, R. J. W. .
MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) :2398-2403
[6]   Hole transport in strained Si1-xGex alloys on Si1-yGey substrates [J].
Bufler, FM ;
Meinerzhagen, B .
JOURNAL OF APPLIED PHYSICS, 1998, 84 (10) :5597-5602
[7]  
Cea SM, 2004, IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, P963
[8]  
Chen CH, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P56
[9]   Fundamentals of silicon material properties for successful exploitation of strain engineering in modern CMOS manufacturing [J].
Chidambaram, PR ;
Bowen, C ;
Chakravarthi, S ;
Machala, C ;
Wise, R .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (05) :944-964
[10]  
Chidambaram PR, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P48