Phase assignment for synthesis of low-power domino circuits

被引:2
|
作者
Patra, P [1 ]
Narayanan, U
Kim, T
机构
[1] Intel Corp, Strateg Cad Labs, Santa Clara, CA 95051 USA
[2] Intel Corp, Design Technol, Santa Clara, CA 95051 USA
[3] Korea Adv Inst Sci & Technol, Dept EECS & AITrc, Yusong Gu, Taejon 305701, South Korea
关键词
Application specific integrated circuits - Circuit theory - Electric losses - Electric network analysis - Electric power utilization - Gates (transistor);
D O I
10.1049/el:20010557
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance circuit techniques such as domino logic have migrated From the microprocessor world into more mainstream ASIC designs but domino logic conies at a heavy cost in terms of total power dissipation. A set of results related to automated phase assignment for the synthesis of low-power domino circuits is presented: (1) it is demonstrated that the choice of phase assignment at the primary outputs of a circuit can significantly impact power dissipation in the domino block, and (2) a method to determine a phase assignment that minimises power consumption in the final circuit implementation on is proposed. Preliminary experimental results on a mixture of public domain benchmarks and real industry circuits show potential power savings as high as 34% over the minimum area realisation of the logic. Furthermore, the low-power synthesised circuits still meet timing constraints
引用
收藏
页码:814 / 816
页数:3
相关论文
共 50 条
  • [21] Genetic synthesis techniques for low-power digital signal processing circuits
    Univ of Wales Cardiff, Cardiff, United Kingdom
    IEE Colloq Dig, 29 (var paging):
  • [23] Partitioning-based algorithm for synthesis of low-power combinational circuits
    Choi, IS
    Kim, H
    Seo, DW
    Hwang, SY
    ELECTRONICS LETTERS, 1996, 32 (22) : 2041 - 2043
  • [24] A Low-Power Circuit Technique for Domino CMOS Logic
    Meher, Preetisudha
    Mahapatra, K. K.
    2013 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND SIGNAL PROCESSING (ISSP), 2013, : 256 - 261
  • [25] Optimal module and voltage assignment for low-power
    Chen, Deming
    Cong, Jason
    Xu, Junjuan
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 850 - 855
  • [26] Low-voltage, low-power basic circuits
    Baschirotto, A
    D'Amico, S
    Malcovati, P
    ANALOG CIRCUIT DESIGN: RF CIRCUITS: WIDE BAND, FRONT-ENDS,DAC'S, DESIGN METHODOLOGY AND VERIFICATION FOR RF AND MIXED-SIGNAL SYSTEMS, LOW POWER AND LOW VOLTAGE, 2006, : 295 - +
  • [27] SYSTEMS APPLICATIONS OF LOW-POWER THRESHOLD CIRCUITS
    WATSON, D
    MICROELECTRONICS AND RELIABILITY, 1977, 16 (04): : 395 - 402
  • [28] Low-power LVDS for digital readout circuits
    Yazici, Melik
    Kayahan, Huseyin
    Ceylan, Omer
    Shafique, Atia
    Gurbuz, Yasar
    INFRARED TECHNOLOGY AND APPLICATIONS XLI, 2015, 9451
  • [29] Low-Power Impulse UWB Architectures and Circuits
    Chandrakasan, Anantha P.
    Lee, Fred S.
    Wentzloff, David D.
    Sze, Vivienne
    Ginsburg, Brian P.
    Mercier, Patrick P.
    Daly, Denis C.
    Blazquez, Raul
    PROCEEDINGS OF THE IEEE, 2009, 97 (02) : 332 - 352
  • [30] Bipartitioning and encoding in low-power pipelined circuits
    Ruan, SJ
    Tsai, KL
    Naroska, E
    Lai, FR
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2005, 10 (01) : 24 - 32