On the ZBDD-based nonenumerative path delay fault coverage calculation

被引:5
|
作者
Kocan, F [1 ]
Gunes, MH [1 ]
机构
[1] So Methodist Univ, Dept Comp Sci & Engn, Dallas, TX 75275 USA
关键词
fault grading; path delay fault (PDF); simulation;
D O I
10.1109/TCAD.2005.850851
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We devise one exact and one pessimistic path delay fault (PDF) grading algorithms for combinational circuits. The first algorithm, an extension to the basic grading algorithm of Padmanaban, Michael, and Tragoudas (2003), does not store all of the detected PDFs during the course of grading, and, as a further improvement, it utilizes compressed representation of PDFs. These two techniques yield a space-and-time efficient algorithm. To enable grading of circuits with exponential number of paths, a circuit is first partitioned into a set of subcircuits. The second algorithm efficiently calculates the coverage of partitioned circuits. The former algorithm results in 50%-70% reduction in space and a speedup from 1.6 to 2.48 in ISCAS85 benchmarks. The time complexity of the latter algorithm is O(N-2) subset operations per test vector where N is the number of nets in the circuit.
引用
收藏
页码:1137 / 1143
页数:7
相关论文
共 50 条
  • [21] Extra Clocking of LFSR Seeds for Improved Path Delay Fault Coverage
    Pomeranz, Irith
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (02) : 544 - 552
  • [22] Design-for-testability for improved path delay fault coverage of critical paths
    Pomeranz, Irith
    Reddy, Sudhakar M.
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 175 - +
  • [23] THE TOTAL DELAY FAULT MODEL AND STATISTICAL DELAY FAULT COVERAGE
    PARK, ES
    MERCER, MR
    WILLIAMS, TW
    IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (06) : 688 - 698
  • [24] On path delay fault testing of multiplexer - Based shifters
    Vergos, HT
    Tsiatouhas, Y
    Haniotakis, T
    Nikolos, D
    Nicolaidis, M
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 20 - 23
  • [25] Parallel fault backtracing for calculation of fault coverage
    Ubar, Raimund
    Devadze, Sergei
    Raik, Jaan
    Jutman, Artur
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 633 - 638
  • [26] Layout-aware scan chain synthesis for improved path delay fault coverage
    Gupta, P
    Kahng, AB
    Mandoiu, I
    Sharma, P
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 754 - 759
  • [27] Layout-aware scan chain synthesis for improved path delay fault coverage
    Gupta, P
    Kahng, AB
    Mandoiu, II
    Sharma, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (07) : 1104 - 1114
  • [28] NEST - A NONENUMERATIVE TEST-GENERATION METHOD FOR PATH DELAY FAULTS IN COMBINATIONAL-CIRCUITS
    POMERANZ, I
    REDDY, SM
    UPPALURI, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (12) : 1505 - 1515
  • [29] Line coverage of path delay faults
    Majhi, AK
    Agrawal, VD
    Jacob, J
    Patnaik, LM
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (05) : 610 - 614
  • [30] On the fault coverage of gate delay fault detecting tests
    Pramanick, AK
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (01) : 78 - 94