On the ZBDD-based nonenumerative path delay fault coverage calculation

被引:5
|
作者
Kocan, F [1 ]
Gunes, MH [1 ]
机构
[1] So Methodist Univ, Dept Comp Sci & Engn, Dallas, TX 75275 USA
关键词
fault grading; path delay fault (PDF); simulation;
D O I
10.1109/TCAD.2005.850851
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We devise one exact and one pessimistic path delay fault (PDF) grading algorithms for combinational circuits. The first algorithm, an extension to the basic grading algorithm of Padmanaban, Michael, and Tragoudas (2003), does not store all of the detected PDFs during the course of grading, and, as a further improvement, it utilizes compressed representation of PDFs. These two techniques yield a space-and-time efficient algorithm. To enable grading of circuits with exponential number of paths, a circuit is first partitioned into a set of subcircuits. The second algorithm efficiently calculates the coverage of partitioned circuits. The former algorithm results in 50%-70% reduction in space and a speedup from 1.6 to 2.48 in ISCAS85 benchmarks. The time complexity of the latter algorithm is O(N-2) subset operations per test vector where N is the number of nets in the circuit.
引用
收藏
页码:1137 / 1143
页数:7
相关论文
共 50 条