Design of Silicon Photonic Interconnect ICs in 65-nm CMOS Technology
被引:15
作者:
Bae, Woorham
论文数: 0引用数: 0
h-index: 0
机构:
Seoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South KoreaSeoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
Bae, Woorham
[1
]
Jeong, Gyu-Seob
论文数: 0引用数: 0
h-index: 0
机构:
Seoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South KoreaSeoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
Jeong, Gyu-Seob
[1
]
Kim, Yoonsoo
论文数: 0引用数: 0
h-index: 0
机构:
AnaPass, Seoul 123860, South KoreaSeoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
Kim, Yoonsoo
[2
]
Chi, Han-Kyu
论文数: 0引用数: 0
h-index: 0
机构:
SK Hynix, Inchon 467864, South KoreaSeoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
Chi, Han-Kyu
[3
]
Jeong, Deog-Kyoon
论文数: 0引用数: 0
h-index: 0
机构:
Seoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South KoreaSeoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
Jeong, Deog-Kyoon
[1
]
机构:
[1] Seoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
This paper describes a design methodology for CMOS silicon photonic interconnect ICs according to CMOS technology scaling. As the CMOS process is scaled, the endurable voltage stress and the intrinsic gain of the CMOS devices are reduced; therefore, a design of the high-swing transmitter and high-gain receiver required at the silicon photonic interface becomes much more challenging. In this paper, a triple-stacked Mach-Zehnder modulator driver and an inverter-based transimpedance amplifier with inductive feedback are proposed, and the robustness of the proposed designs is verified through Monte Carlo analyses. The prototype ICs are fabricated using a 65-nm CMOS technology. The transmitter exhibits a 6 Vpp output swing, 98-mW power consumption, and 0.04-mm(2) active area at 10 Gb/s. The receiver was verified with a commercial photodetector, and it exhibits a 78-dB Omega gain, 25.3-mW power consumption, and 0.18-mm(2) active area at 20 Gb/s.
机构:
Seoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South KoreaSeoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South Korea
Bae, Woorham
Jeong, Deog-Kyoon
论文数: 0引用数: 0
h-index: 0
机构:
Seoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South KoreaSeoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South Korea
机构:
Seoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South KoreaSeoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South Korea
Bae, Woorham
Jeong, Deog-Kyoon
论文数: 0引用数: 0
h-index: 0
机构:
Seoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South KoreaSeoul Natl Univ, Inter Univ Semicond Res Ctr, Dept Elect & Comp Engn, Seoul, South Korea