Design of Silicon Photonic Interconnect ICs in 65-nm CMOS Technology

被引:15
作者
Bae, Woorham [1 ]
Jeong, Gyu-Seob [1 ]
Kim, Yoonsoo [2 ]
Chi, Han-Kyu [3 ]
Jeong, Deog-Kyoon [1 ]
机构
[1] Seoul Natl Univ, Coll Engn, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[2] AnaPass, Seoul 123860, South Korea
[3] SK Hynix, Inchon 467864, South Korea
关键词
Driver; Mach-Zehnder (MZ) modulator; photodetector; silicon photonics; transceiver; transimpedance amplifier (TIA); OPTICAL RECEIVER; MODULATOR DRIVER; FRONT-END; TRANSCEIVER; GB/S; TRANSMITTER; AMPLIFIER; CIRCUITS;
D O I
10.1109/TVLSI.2015.2504459
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a design methodology for CMOS silicon photonic interconnect ICs according to CMOS technology scaling. As the CMOS process is scaled, the endurable voltage stress and the intrinsic gain of the CMOS devices are reduced; therefore, a design of the high-swing transmitter and high-gain receiver required at the silicon photonic interface becomes much more challenging. In this paper, a triple-stacked Mach-Zehnder modulator driver and an inverter-based transimpedance amplifier with inductive feedback are proposed, and the robustness of the proposed designs is verified through Monte Carlo analyses. The prototype ICs are fabricated using a 65-nm CMOS technology. The transmitter exhibits a 6 Vpp output swing, 98-mW power consumption, and 0.04-mm(2) active area at 10 Gb/s. The receiver was verified with a commercial photodetector, and it exhibits a 78-dB Omega gain, 25.3-mW power consumption, and 0.18-mm(2) active area at 20 Gb/s.
引用
收藏
页码:2234 / 2243
页数:10
相关论文
共 41 条
  • [1] 1.5-μm 10-Gb/s VCSEL Link for Optical Access Applications
    Al-Qazwini, Zaineb
    Zhou, Jingjing
    Kim, Hoon
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2013, 25 (22) : 2160 - 2163
  • [2] A fully integrated 20-Gb/s optoelectronic transceiver implemented in a standard 0.13-μm CMOS SOI technology
    Analui, Behnam
    Guckenberger, Drew
    Kucharski, Daniel
    Narasimba, Adithyaram
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2945 - 2955
  • [3] [Anonymous], 2007, THESIS
  • [4] [Anonymous], 2010, 2010 IEEE ASIAN SOLI
  • [5] [Anonymous], P IEEE INT S CIRC SY
  • [6] [Anonymous], IEEE ISSCC
  • [7] Optical Receiver Using Noise Cancelling With an Integrated Photodiode in 40 nm CMOS Technology
    Atef, Mohamed
    Zimmermann, Horst
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (07) : 1929 - 1936
  • [8] A power-efficient 600-mVpp voltage-mode driver with independently matched pull-up and pull-down impedances
    Bae, Woorham
    Jeong, Deog-Kyoon
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (12) : 2057 - 2071
  • [9] Bae W, 2014, PROC EUR SOLID-STATE, P447, DOI 10.1109/ESSCIRC.2014.6942118
  • [10] A scalable 5-15 Gbps, 14-75 mW low-power I/O (transceiver in 65 nm CMOS
    Balamurugan, Ganesh
    Kennedy, Joseph
    Banerjee, Gaurab
    Jaussi, James E.
    Mansuri, Mozhgan
    O'Mahony, Frank
    Casper, Bryan
    Mooney, Randy
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 1010 - 1019