Hardware Acceleration of Image Registration Algorithm on FPGA-based Systems on Chip

被引:3
|
作者
Stratakos, Ioannis [1 ]
Gourounas, Dimitrios [1 ]
Tsoutsouras, Vasileios [1 ]
Economopoulos, Theodore [1 ]
Matsopoulos, George [1 ]
Soudris, Dimitrios [1 ]
机构
[1] Natl Tech Univ Athens, Athens, Greece
基金
欧盟地平线“2020”;
关键词
Image Registration; Downhill Simplex; Affine Transformation; Correlation Similarity Metric; Zynq;
D O I
10.1145/3312614.3312636
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Image processing algorithms are dominating contemporary digital systems due to their importance and adoption by a large number of application domains. Despite their significance, their computational requirements often limit their usage, especially in deeply embedded designs. Heterogeneous computing systems offer a promising solution for this performance gap, leading to their ever increasing utilization by designers. This work targets the acceleration of an image registration pipeline on a System-on-Chip (SoC) including both general purpose and re-configurable computing elements. The evaluation of our proposed HW/SW co-designed image registration application on a state-of-the-art FPGA based SoC showcases its ability to outperform software designs leading to orders of performance speedup (up to 67x) against embedded CPUs.
引用
收藏
页码:92 / 97
页数:6
相关论文
共 50 条
  • [21] A benign hardware Trojan on FPGA-based embedded systems
    Department of Computer Science, University of California, Los Angeles , Los Angeles, CA, United States
    Proc. - Int. Conf. Field Programmable Logic Appl., FPL, (464-470):
  • [22] A Hardware Framework for on-Chip FPGA Acceleration
    Lomuscio, Andrea
    Cardarilli, Gian Carlo
    Nannarelli, Alberto
    Re, Marco
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [23] An FPGA-Based Simple RGB-HSI Space Conversion Algorithm for Hardware Image Processing
    Zhi, Shuaiqing
    Cui, Yani
    Deng, Jiaxian
    Du, Wencai
    IEEE ACCESS, 2020, 8 (08): : 173838 - 173853
  • [24] Hardware implementation of a background substraction algorithm in FPGA-based platforms
    Calvo-Gallego, Elisa
    Sanchez-Solano, Santiago
    Brox Jimenez, Piedad
    2015 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2015, : 1688 - 1693
  • [25] Reliable On-Chip Memory for FPGA-Based Systems
    Rumman, Mahmoud
    Mahmoud, Dina G.
    Adly, Ihab
    Amer, Hassanein H.
    Alkady, Gehad, I
    ElSayed, Hany
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 36 - 39
  • [26] FPGA-based acceleration of mutual information calculation for real-time 3D image registration
    Castro-Pareja, CR
    Jagadeesh, JM
    Shekhar, R
    REAL-TIME IMAGING VIII, 2004, 5297 : 212 - 219
  • [27] FPGA-based hardware acceleration of electromagnetic wave reverse time migration imaging
    Zhu, Wenzheng
    Kuang, Lei
    SEVENTH ASIA PACIFIC CONFERENCE ON OPTICS MANUFACTURE (APCOM 2021), 2022, 12166
  • [28] Hardware Acceleration of Deep Neural Networks for Autonomous Driving on FPGA-based SoC
    Sciangula, Gerlando
    Restuccia, Francesco
    Biondi, Alessandro
    Buttazzo, Giorgio
    2022 25TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2022, : 406 - 414
  • [29] FPGA-based hardware acceleration for local complexity analysis of massive genomic data
    Papadopoulos, Agathoklis
    Kirmitzoglou, Ioannis
    Promponas, Vasilis J.
    Theocharides, Theocharis
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (03) : 230 - 239
  • [30] OpenNoC: An Open-Source NoC Infrastructure for FPGA-Based Hardware Acceleration
    Reddy, Kuladeep Sai
    Vipin, Kizheppatt
    IEEE EMBEDDED SYSTEMS LETTERS, 2019, 11 (04) : 123 - 126