Design and analysis of low-power cache using two-level filter scheme

被引:15
作者
Chang, YJ [1 ]
Ruan, SJ
Lai, FP
机构
[1] Natl Taiwan Univ, Dept Comp Sci & Informat Engn, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
关键词
block buffer; filter scheme; low-power cache; power consumption; unnecessary cache activity;
D O I
10.1109/TVLSI.2003.812292
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power consumption is an increasingly pressing problem in modern processor design. Since the on-chip caches usually consume A significant amount of power, it is one of the most attractive targets for power reduction. This paper presents a two-level filter scheme, which consists of the L1 and L2 filters, to reduce the power consumption of the on-chip cache. The main idea of the proposed scheme is motivated by the substantial unnecessary activities in conventional. cache architecture. We use a single block buffer as the L1 filter to eliminate the unnecessary cache accesses. In the L2 filter, we then propose a new sentry-tag architecture to further filter out the unnecessary way activities in case of the L1 filter miss. We use SimpleScalar to simulate the SPEC2000 benchmarks and perform the HSPICE simulations to evaluate the proposed architecture. Experimental results show that the two-level filter scheme can effectively reduce the cache power consumption by eliminating most unnecessary cache activities, while the compromise of system performance is negligible. Compared to a conventional instruction cache (32 kB, two-way) implemented with only the L1 filter, the use of a two-level filter can result in roughly 30% reduction in total cache power consumption. Similarly, compared to a conventional data cache (32 kB, four-way) implemented with only the L1 filter, the total cache power reduction is approximately 46%.
引用
收藏
页码:568 / 580
页数:13
相关论文
共 18 条
[1]   Selective cache ways: On-demand cache resource allocation [J].
Albonesi, DH .
32ND ANNUAL INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, (MICRO-32), PROCEEDINGS, 1999, :248-259
[2]  
[Anonymous], 935 DEC WRL
[3]  
[Anonymous], 1995, COMPUTER ARCHITECTUR
[4]  
*ARM LTD, 1999, ARM920T TECHN REF MA
[5]   Architectural and compiler techniques for energy reduction in high-performance microprocessors [J].
Bellas, N ;
Hajj, IN ;
Polychronopoulos, CD ;
Stamoulis, G .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (03) :317-326
[6]  
Burger D., 1997, Computer Architecture News, V25, P13, DOI 10.1145/268806.268810
[7]  
CHANG YJ, 2002, IEEE ACM 11 INT LOG
[8]  
Choi H, 2000, P IEEE INT ASIC C&E, P231, DOI 10.1109/ASIC.2000.880707
[9]  
Edmondson J. H., 1995, Digital Technical Journal, V7, P119
[10]  
Ghose K., 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477), P70, DOI 10.1109/LPE.1999.799412