Analysis of scaling strategies for sub-30 nm double-gate SOIN-MOSFETs

被引:15
作者
Barin, Nicola
Braccioli, Marco
Fiegna, Claudio
Sangiorgi, Enrico
机构
[1] Univ Ferrara, Dept Engn, I-44100 Ferrara, Italy
[2] Univ Bologna, ARCES, DEIS, I-47023 Cesena, Italy
[3] Consorzio Nazl Nanoelect IU NET, I-40125 Bologna, Italy
关键词
CMOS scaling; device simulation; double-gate MOS; MOSFET; SOI;
D O I
10.1109/TNANO.2007.894022
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
State-of-the-art device simulation is applied to the analysis of possible scaling strategies for the future CMOS technology, adopting the ultrathin silicon body (UTB) double-gate (DG) MOSFET and considering the main figures of merit (FOM) for the high-performance N-MOS transistor. The results of our analysis confirm the potentials of UTB-DG MOSFETs. In particular, the possibility to control the short-channel effects by thinning the silicon layer is fully exploited allowing to adopt almost undoped silicon channel, leading to reduced transversal field. As a consequence, the impact of surface roughness at the Si-oxide interface and the gate tunneling leakage current are substantially reduced compared to the case of highly doped bulk MOSFETs. According to our results, thanks to the suppression of gate leakage current, scaling of the UTB-DG MOSITET down to the 32 nm technology node appears possible adopting SiO2 -based gate dielectrics. In spite of the improved mobility at given inversion charge density, the simulated on-currents are substantially lower than those required by the 2005 ITRS for the 45 and 32 nm nodes [3]. Nonetheless, thanks to relaxed scaling of the oxide thickness, hence to reduced gate capacitance, the requirements in terms of intrinsic delay and power-delay product can be satisfied. The issue of variability is analyzed by evaluating the dependence of the key FOM on the variation of critical dimensions such as the thickness of the gate oxide and of the silicon layer.
引用
收藏
页码:421 / 430
页数:10
相关论文
共 56 条
[1]   CALCULATION OF TRANSMISSION TUNNELING CURRENT ACROSS ARBITRARY POTENTIAL BARRIERS [J].
ANDO, Y ;
ITOH, T .
JOURNAL OF APPLIED PHYSICS, 1987, 61 (04) :1497-1502
[2]   Simulation of intrinsic parameter fluctuations in decananometer and nanometer-scale MOSFETs [J].
Asenov, A ;
Brown, AR ;
Davies, JH ;
Kaya, S ;
Slavcheva, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) :1837-1852
[3]   GENERALIZED SCALING THEORY AND ITS APPLICATION TO A 1/4 MICROMETER MOSFET DESIGN [J].
BACCARANI, G ;
WORDEMAN, MR ;
DENNARD, RH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (04) :452-462
[4]  
Barin N, 2005, INT EL DEVICES MEET, P623
[5]   Analysis of strained-silicon-on-insulator double-gate MOS structures [J].
Barin, N ;
Fiegna, C ;
Sangiorgi, E .
ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, :169-172
[6]  
BARIN N, 2004, ULIS 2004, P93
[7]   High-performance CMOS variability in the 65-nm regime and beyond [J].
Bernstein, K. ;
Frank, D. J. ;
Gattiker, A. E. ;
Haensch, W. ;
Ji, B. L. ;
Nassif, S. R. ;
Nowak, E. J. ;
Pearson, D. J. ;
Rohrer, N. J. .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) :433-449
[8]   A single-bead decode strategy using electrospray ionization mass spectrometry and a new photolabile linker: 3-Amino-3-(2-nitrophenyl)propionic acid [J].
Brown, BB ;
Wagner, DS ;
Geysen, HM .
MOLECULAR DIVERSITY, 1995, 1 (01) :4-12
[10]   Direct-tunneling gate leakage current in double-gate and ultrathin body MOSFETs [J].
Chang, L ;
Yang, KJ ;
Yeo, YC ;
Polishchuk, I ;
King, TJ ;
Hu, CM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (12) :2288-2295