An Easily Testable Routing Architecture and Prototype Chip

被引:11
作者
Inoue, Kazuki [1 ]
Koga, Masahiro [1 ]
Amagasaki, Motoki [1 ]
Iida, Masahiro [1 ]
Ichida, Yoshinobu [2 ]
Saji, Mitsuro [2 ]
Iida, Jun [2 ]
Sueyoshi, Toshinori [1 ]
机构
[1] Kumamoto Univ, Grad Sch Sci & Technol, Kumamoto 8608555, Japan
[2] ROHM Co Ltd, Kyoto 6158585, Japan
关键词
design for testability; homogeneous architecture; test method; prototype chip;
D O I
10.1587/transinf.E95.D.303
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Generally, a programmable LSI such as an FPGA is difficult to test compared to an ASIC. There are two major reasons for this. The first is that an automatic test pattern generator (ATPG) cannot be used because of the programmability of the FPGA. The other reason is that the FPGA architecture is very complex. In this paper, we propose a new FPGA architecture that will simplify the testing of the device. The base of our architecture is general island-style FPGA architecture, but it consists of a few types of circuit blocks and orderly wire connections. This paper also presents efficient test configurations for our proposed architecture. We evaluated our architecture and test configurations using a prototype chip. As a result, the chip was fully tested using our configurations in a short test time. Moreover, our architecture can provide comparable performance to a conventional FPGA architecture.
引用
收藏
页码:303 / 313
页数:11
相关论文
共 15 条
[1]  
Amagasaki M., 2011, IEEE S LOW POW HIGH
[2]  
Betz V., 1999, Architecture and CAD for Deep-Submicron FPGAs
[3]  
Debnath D, 2004, IEICE T FUND ELECTR, VE87A, P3134
[4]   Detecting, diagnosing, and tolerating faults in SRAM-based field programmable gate arrays: A survey [J].
Doumar, A ;
Ito, H .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (03) :386-405
[5]  
Doumar A, 2000, IEICE T INF SYST, VE83D, P1116
[6]   Built-In Self-Test of Configurable Logic Blocks in Virtex-5 FPGAs [J].
Dutton, Bradley F. ;
Stroud, Charles E. .
SSST: 2009 41ST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2009, :230-234
[7]   A Genuine Power-Gatable Reconfigurable Logic Chip with FeRAM Cells [J].
Iida, Masahiro ;
Koga, Masahiro ;
Inoue, Kazuki ;
Amagasaki, Motoki ;
Ichida, Yoshinobu ;
Saji, Mitsuro ;
Iida, Jun ;
Sueyoshi, Toshinori .
IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04) :548-556
[8]  
Koga Masahiro, 2010, Proceedings 2010 International Conference on Field Programmable Logic and Applications (FPL 2010), P298, DOI 10.1109/FPL.2010.67
[9]  
Lamoureux J, 2003, ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, P701
[10]  
Lemieux Guy., 2004, Design of Interconnection Networks for Programmable Logic