RLC coupling-aware simulation for on-chip buses and their encoding for delay reduction

被引:0
|
作者
Tu, SW [1 ]
Jou, JY [1 ]
Chang, YW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept EE, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Inductance effects of on-chip interconnects have become more and more significant in today's high-speed digital circuits, especially for global interconnects such as signal buses. However, most existing works consider only RC effects, e.g., the worst-case switching pattern resulting from coupling capacitance, to develop their encoding schemes to reduce bus delay. In this paper, we first show that the worst-case switching patterns that incur the largest bus delay are quite different while considering RC and RLC effects. ne finding implies that existing encoding schemes based on the RC model might not improve or even worsen the bus delay when inductance effects become dominant. We then propose a bus-invert method to reduce the worst-case on-chip bus delay with the dominance of the inductance coupling effect. Simulation results show that our encoding method can significantly reduce the worst coupling delay of a bus.
引用
收藏
页码:4134 / 4137
页数:4
相关论文
共 50 条
  • [21] Switching sensitive driver circuit to combat dynamic delay in on-chip buses
    Weerasekera, R
    Zheng, LR
    Pamunuwa, D
    Tenhunen, H
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 277 - 285
  • [22] Partitioned hybrid encoding to minimize on-chip energy dissipation of wide microprocessor buses
    Jayaprakash, Sharath
    Mahapatra, Nihar R.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 127 - +
  • [23] A Novel Method for Delay Analysis of CMOS Inverter with On-Chip RLC Interconnect Load
    Maheshwari, Vikas
    Mazumdar, S.
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [24] Optimum repeater insertion based on a CMOS delay model for on-chip RLC interconnect
    Ismail, YI
    Friedman, EG
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 369 - 373
  • [25] On-chip inductance modeling and RLC extraction of VLSI interconnects for circuit simulation
    Qi, XN
    Wang, GF
    Yu, ZP
    Dutton, RW
    Young, T
    Chang, N
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 487 - 490
  • [26] Pessimism Reduction in Coupling-Aware Static Timing Analysis Using Timing and Logic Filtering
    Das, Debasish
    Killpack, Kip
    Kashyap, Chandramouli
    Jas, Abhijit
    Zhou, Hai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (03) : 466 - 478
  • [27] Skewing adjacent line repeaters to reduce the delay and energy dissipation of on-chip buses
    Ghoneima, M
    Ismail, Y
    Khellah, M
    Tschanz, J
    Ye, YB
    De, V
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 592 - 595
  • [28] On-chip bus encoding for power minimization under delay constraint
    Lin, Tzu-Wei
    Tu, Shang-Wei
    Jou, Jing-Yang
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 57 - +
  • [29] Pessimism reduction in coupling-aware static timing analysis using timing and logic filtering
    Das, Debasish
    Killpack, Kip
    Kashyap, Chandramouli
    Jas, Abhijit
    Zhou, Hai
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 434 - +
  • [30] Fast Thermal Coupling Simulation of On-chip Hot Interconnect for Thermal-aware EM Methodology
    Pan, Stephen H.
    Chang, Norman
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1168 - 1175