An All-digital Delay-locked Loop using a Lock-in Pre-search Algorithm for High-speed DRAMs

被引:2
作者
Kim, Jongsun [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul, South Korea
关键词
Delay locked loop; DLL; DRAM; digital DLL; DDR3; DDR4; SDRAM; DLL;
D O I
10.5573/JSTS.2017.17.6.825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new harmonic-free, fast-locking, all-digital delay-locked loop (DLL) that uses a lock-in pre-search (LPS) algorithm is presented for DDR3 and DDR4 SDRAMs. By adopting a new LPS algorithm that changes the propagation delay of the course delay line (CDL) with five delay steps, the DLL is able to find the approximate locking point before the normal operation. The DLL then performs a binary search and a sequential search to achieve fast locking without the harmonic lock problem. Fabricated in a 0.13-mm CMOS process, the simple digital DLL architecture achieves a wide frequency range of 0.15-to-2.2 GHz and a measured peak-to-peak clock jitter of 7 ps at 2.2 GHz. It achieves a maximum locking time of 52 clock cycles, consumes 3.1 mW at 1 GHz from a 1.2 V supply, and occupies an active area of 0.046 mm(2).
引用
收藏
页码:825 / 831
页数:7
相关论文
共 12 条
  • [1] Han S, 2013, IEEE ASIAN SOLID STA, P341, DOI 10.1109/ASSCC.2013.6691052
  • [2] Han S, 2012, IEEE ASIAN SOLID STA, P293
  • [3] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [4] Process Variation Tolerant All-Digital 90° Phase Shift DLL for DDR3 Interface
    Kang, Heechai
    Ryu, Kyungho
    Jung, Dong Hoon
    Lee, Donghwan
    Lee, Won
    Kim, Suho
    Choi, Jongryun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2186 - 2196
  • [5] A High-Resolution Dual-Loop Digital DLL
    Kim, Jongsun
    Han, Sang-woo
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (04) : 520 - 527
  • [6] 5 GHz all-digital delay-locked loop for future memory systems beyond double data rate 4 synchronous dynamic random access memory
    Lee, Dongyeol
    Kim, Jongsun
    [J]. ELECTRONICS LETTERS, 2015, 51 (24) : 1973 - 1974
  • [7] A Delay Locked Loop With a Feedback Edge Combiner of Duty-Cycle Corrector With a 20%-80% Input Duty Cycle for SDRAMs
    Lim, Ji-Hoon
    Bae, Jun-Hyun
    Jang, Jaemin
    Jung, Hae-Kang
    Lee, Hyunbae
    Kim, Yongju
    Kim, Byungsub
    Sim, Jae-Yoon
    Park, Hong-June
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (02) : 141 - 145
  • [8] Park D, 2017, IEEE INT NEW CIRC, P261, DOI 10.1109/NEWCAS.2017.8010155
  • [9] Sohn K, 2006, IEEE T CIRCUITS SYST, V48, P168
  • [10] An All-Digital Delay-Locked Loop Using an In-Time Phase Maintenance Scheme for Low-Jitter Gigahertz Operations
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 395 - 404