Resizing methodology for CMOS analog circuits

被引:0
|
作者
Levi, Timothee [1 ]
Tomas, Jean [1 ]
Lewis, Noeelle [1 ]
Fouillat, Pascal [1 ]
机构
[1] Univ Bordeaux 1, IMS Lab, 351 Cours Liberat, F-33405 Talence, France
来源
关键词
analog design reuse; resizing; CMOS technology;
D O I
10.1117/12.721871
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a CMOS resizing methodology for analog circuits during a technology migration. The scaling rules aim to be easy to apply and are based on the simplest MOS transistor model. The principle is to transpose one circuit topology from one technology to another, while keeping the main figures of merit, and the issue is to quickly calculate the new transistor dimensions. Furthermore, when the target technology has smaller minimum length, we expect to obtain a decrease of area. This methodology is applied to both linear and non-linear examples: an OTA and a ring oscillator. The results are compared on three CMOS processes whose minimum length is 0.8 mu m, 0.35 mu m, 0.25 mu m.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Improving symbolic analysis in CMOS analog integrated circuits
    Aguila-Meza, J
    Torres-Papaqui, L
    Tlelo-Cuautle, E
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 193 - 196
  • [22] Sizing low-voltage CMOS analog circuits
    Jespers, P. G. A.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 752 - 755
  • [23] On the Energy Efficiency of Analog Circuits in Nanoscale CMOS Technologies
    Ytterdal, Trond
    Wulff, Carsten
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 240 - 243
  • [24] IDAC - AN INTERACTIVE DESIGN TOOL FOR ANALOG CMOS CIRCUITS
    DEGRAUWE, MGR
    NYS, O
    DIJKSTRA, E
    RIJMENANTS, J
    BITZ, S
    GOFFART, BLA
    VITTOZ, EA
    CSERVENY, S
    MEIXENBERGER, C
    VANDERSTAPPEN, G
    OGUEY, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 1106 - 1116
  • [25] Hot carrier reliability simulation for CMOS analog circuits
    Pressecq, F
    Noullet, JL
    Bordonado, B
    EECC'97 - PROCEEDINGS OF THE THIRD ESA ELECTRONIC COMPONENTS CONFERENCE, 1997, 395 : 345 - 350
  • [26] Study and comparison of CMOS layouts for applications in analog circuits
    Lopez, Francisco
    Estrada, Johan
    Linares, Monico
    Zuniga, Carlos
    Soto, Blanca
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2012, 71 (04): : 257 - 261
  • [27] DIGITAL CMOS CELL LIBRARY ADOPTS ANALOG CIRCUITS
    HAM, P
    NEWMAN, D
    ELECTRONIC DESIGN, 1983, 31 (25) : 107 - &
  • [28] AMGIE - A synthesis environment for CMOS analog integrated circuits
    Van der Plas, G
    Debyser, G
    Leyn, F
    Lampaert, K
    Vandenbussche, J
    Gielen, GGE
    Sansen, W
    Veselinovic, P
    Leenaerts, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (09) : 1037 - 1058
  • [29] Analog circuits in ultra-deep-submicron CMOS
    Annema, AJ
    Nauta, B
    van Langevelde, R
    Tuinhout, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 132 - 143
  • [30] ALGA: Automated layout generator for analog CMOS circuits
    Kao, C. -C.
    Hsu, C. -C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (01) : 81 - 97