Resizing methodology for CMOS analog circuits

被引:0
|
作者
Levi, Timothee [1 ]
Tomas, Jean [1 ]
Lewis, Noeelle [1 ]
Fouillat, Pascal [1 ]
机构
[1] Univ Bordeaux 1, IMS Lab, 351 Cours Liberat, F-33405 Talence, France
来源
关键词
analog design reuse; resizing; CMOS technology;
D O I
10.1117/12.721871
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a CMOS resizing methodology for analog circuits during a technology migration. The scaling rules aim to be easy to apply and are based on the simplest MOS transistor model. The principle is to transpose one circuit topology from one technology to another, while keeping the main figures of merit, and the issue is to quickly calculate the new transistor dimensions. Furthermore, when the target technology has smaller minimum length, we expect to obtain a decrease of area. This methodology is applied to both linear and non-linear examples: an OTA and a ring oscillator. The results are compared on three CMOS processes whose minimum length is 0.8 mu m, 0.35 mu m, 0.25 mu m.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] A CMOS Resizing Methodology for Analog Circuits
    Levi, Timothee
    Tomas, Jean
    Lewis, Noelle
    Fouillat, Pascal
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (01): : 78 - 86
  • [2] Synthesis of analog CMOS circuits
    Shanker, KR
    Vasudevan, V
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 439 - 444
  • [4] ANALOG CMOS DETERMINISTIC BOLTZMANN CIRCUITS
    SCHNEIDER, CR
    CARD, HC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (08) : 907 - 914
  • [5] ANALOG CMOS MULTIPLIER FOR NEURAL CIRCUITS
    DEVOS, A
    DEBLEECKER, R
    DEVOS, J
    DEMEY, M
    DEMUNNYNCK, M
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1992, 73 (04) : 729 - 734
  • [6] Analog Layout Generator for CMOS Circuits
    Yilmaz, Ender
    Duendar, Guenhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (01) : 32 - 45
  • [7] DESIGN METHODOLOGY FOR ANALOG MONOLITHIC CIRCUITS
    HOSTICKA, BJ
    BROCKHERDE, W
    KLINKE, R
    KOKOZINSKI, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1994, 41 (05) : 387 - 394
  • [8] High performance CMOS analog arithmetic circuits
    Xu, J
    Siferd, R
    Ewing, RL
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 20 (03) : 193 - 201
  • [9] New layout generator for analog CMOS circuits
    Yilmaz, Ender
    Dundar, Guenhan
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 36 - 39
  • [10] High Performance CMOS Analog Arithmetic Circuits
    Jing Xu
    Ray Siferd
    Robert L. Ewing
    Analog Integrated Circuits and Signal Processing, 1999, 20 : 193 - 201