FPGA-Based Design Δ-Σ Audio D/A Converter with a Resolution Clock Generator Enhancement Circuit

被引:0
|
作者
Ben Ameur, Noura [1 ]
Masmoudi, Nouri [2 ]
Loulou, Mourad [3 ]
机构
[1] Natl Engn Sch, Dept Elect Engn, Sfax 3038, Tunisia
[2] Lab Elect & Informat Technol, Elect & Commun Res Grp, Sfax 3038, Tunisia
[3] Lab Elect & Informat Technol, Analogue Mixed Mode & RF Design Grp, Sfax 3038, Tunisia
关键词
Audio DAC; FPGA synthesis; streaming and resource sharing design; latency; clock jitter; DAC;
D O I
10.1142/S0218126615500371
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper, focus on synthesis design of a Delta-Sigma digital-to-analog converter (DAC) algorithm intended for professional digital audio. A rapid register-transfer-level (RTL) using a top-down design method with VHSIC hardware description language (VHDL) is practiced. All the RTL design simulation, VHDL implementation and field programmable gate array (FPGA) verification are rapidly and systematically performed through the methodology. A distributed pipelining, streaming and resource sharing design are considered for area and speed optimization while maintaining the original precision of the audio DAC. The features of the design are high-precision, fast processing and low-cost. The related work is done with the MATLAB & QUARTUS II simulators.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] An FPGA-based design for real-time super-resolution reconstruction
    Yoan Marin
    Johel Miteran
    Julien Dubois
    Barthélémy Heyrman
    Dominique Ginhac
    Journal of Real-Time Image Processing, 2020, 17 : 1769 - 1785
  • [42] Design of Adjustable Pulse Module with FPGA-based 0.1ns Resolution
    Liu Junzhi
    PROCEEDINGS OF 2013 IEEE 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), 2013, : 432 - 435
  • [43] FPGA-Based Digital Down Converter for GSM Application
    Datta, Debarshi
    Mitra, Partha
    Dutta, Himadri Sekhar
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 299 - 303
  • [44] An FPGA-based design for real-time super-resolution reconstruction
    Marin, Yoan
    Miteran, Johel
    Dubois, Julien
    Heyrman, Barthelemy
    Ginhac, Dominique
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2020, 17 (06) : 1769 - 1785
  • [45] Design of a FPGA-Based NURBS Interpolator
    Zhao, Huan
    Zhu, Limin
    Xiong, Zhenhua
    Ding, Han
    INTELLIGENT ROBOTICS AND APPLICATIONS, PT II, 2011, 7102 : 477 - 486
  • [46] FPGA-based ASIC design of the three-phase synchronous PWM flyback converter
    Omar, AM
    Rahim, NA
    IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2003, 150 (04): : 500 - 500
  • [47] FPGA-based Embedded System Design
    Sun, Fuming
    Li, Xiaoying
    Wang, Qin
    Tang, Chunlin
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 733 - +
  • [48] A Design of FPGA-based DSRC Receiver
    Li, Xiang
    Wang, Chao
    Liu, Fuqiang
    Liu, Fen
    He, Changwei
    Lv, Chenghao
    Yin, Wei
    Zou, Qingquan
    PROCEEDINGS OF THE 2015 10TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA CHINACOM 2015, 2015, : 585 - 589
  • [49] FPGA-based automated datapath design
    Erenyi, I
    Vassanyi, I
    Nemes, T
    Nikodemusz, E
    Katona, Z
    23RD EUROMICRO CONFERENCE - NEW FRONTIERS OF INFORMATION TECHNOLOGY, PROCEEDINGS, 1997, : 664 - 668
  • [50] FPGA-based Embedded System Implementation of Audio Signal Alignment
    Stornaiuolo, Luca
    Perini, Massimo
    Santambrogio, Marco D.
    Sciuto, Donatella
    2019 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2019, : 132 - 139