FPGA-Based Design Δ-Σ Audio D/A Converter with a Resolution Clock Generator Enhancement Circuit

被引:0
|
作者
Ben Ameur, Noura [1 ]
Masmoudi, Nouri [2 ]
Loulou, Mourad [3 ]
机构
[1] Natl Engn Sch, Dept Elect Engn, Sfax 3038, Tunisia
[2] Lab Elect & Informat Technol, Elect & Commun Res Grp, Sfax 3038, Tunisia
[3] Lab Elect & Informat Technol, Analogue Mixed Mode & RF Design Grp, Sfax 3038, Tunisia
关键词
Audio DAC; FPGA synthesis; streaming and resource sharing design; latency; clock jitter; DAC;
D O I
10.1142/S0218126615500371
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper, focus on synthesis design of a Delta-Sigma digital-to-analog converter (DAC) algorithm intended for professional digital audio. A rapid register-transfer-level (RTL) using a top-down design method with VHSIC hardware description language (VHDL) is practiced. All the RTL design simulation, VHDL implementation and field programmable gate array (FPGA) verification are rapidly and systematically performed through the methodology. A distributed pipelining, streaming and resource sharing design are considered for area and speed optimization while maintaining the original precision of the audio DAC. The features of the design are high-precision, fast processing and low-cost. The related work is done with the MATLAB & QUARTUS II simulators.
引用
收藏
页数:15
相关论文
共 50 条
  • [31] AN FPGA-BASED EMBEDDED WIDEBAND AUDIO CODEC SYSTEM
    Choo, Chang
    Bambhania, Bhavya
    So, Woon Seob
    Hwang, In Ki
    Kim, Do Young
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 587 - +
  • [32] A High-Speed FPGA-Based True Random Number Generator Using Metastability With Clock Managers
    Frustaci, Fabio
    Spagnolo, Fanny
    Perri, Stefania
    Corsonello, Pasquale
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) : 756 - 760
  • [33] FPGA-Based Design of a Hearing Aid with Frequency Response Selection through Audio Input
    Kambalimath, Shankarayya G.
    Pandey, Prem C.
    Kulkarni, Pandurangarao N.
    Mahant-Shetti, Shivaling S.
    Hiremath, Sangamesh G.
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 579 - 580
  • [34] Evolutionary circuit design for fast FPGA-based classification of network application protocols
    Grochol, D.
    Sekanina, L.
    Zadnik, M.
    Korenek, J.
    Kosar, V.
    APPLIED SOFT COMPUTING, 2016, 38 : 933 - 941
  • [35] An FPGA-Based Transient Error Simulator for Resilient Circuit and System Design and Evaluation
    Chen, Chia-Hsiang
    Song, Shiming
    Zhang, Zhengya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (05) : 471 - 475
  • [36] Design of a single flux quantum Σ-Δ A/D converter with a ladder circuit as an on-chip-clock-generating circuit
    Hasegawa, H
    Hirano, S
    Nagasawa, S
    Miyahara, K
    Enomoto, Y
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2003, 392 : 1461 - 1466
  • [37] SVA Checker Generator for FPGA-Based Verification Platform
    Mohamad, Nurita
    Ooi, Chia Yee
    Ismail, Nordinah
    Teh, Jwing
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1750 - 1753
  • [38] FPGA-based design yields low-cost arbitrary-frequency generator
    Palatnik, Eugene
    EDN, 2007, 52 (18) : 73 - +
  • [39] Design, FPGA-based Implementation and Performance of a Pseudo Random Number Generator of Chaotic Sequences
    Dridi, Fethi
    El Assad, Safwan
    Youssef, Wajih El Hadj
    Machhout, Mohsen
    Samhat, Abed Ellatif
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2021, 21 (02) : 41 - 48
  • [40] FPGA-based ASIC design of the three-phase synchronous PWM flyback converter
    Omar, AM
    Rahim, NA
    IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2003, 150 (03): : 263 - 268