FPGA-Based Design Δ-Σ Audio D/A Converter with a Resolution Clock Generator Enhancement Circuit

被引:0
|
作者
Ben Ameur, Noura [1 ]
Masmoudi, Nouri [2 ]
Loulou, Mourad [3 ]
机构
[1] Natl Engn Sch, Dept Elect Engn, Sfax 3038, Tunisia
[2] Lab Elect & Informat Technol, Elect & Commun Res Grp, Sfax 3038, Tunisia
[3] Lab Elect & Informat Technol, Analogue Mixed Mode & RF Design Grp, Sfax 3038, Tunisia
关键词
Audio DAC; FPGA synthesis; streaming and resource sharing design; latency; clock jitter; DAC;
D O I
10.1142/S0218126615500371
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper, focus on synthesis design of a Delta-Sigma digital-to-analog converter (DAC) algorithm intended for professional digital audio. A rapid register-transfer-level (RTL) using a top-down design method with VHSIC hardware description language (VHDL) is practiced. All the RTL design simulation, VHDL implementation and field programmable gate array (FPGA) verification are rapidly and systematically performed through the methodology. A distributed pipelining, streaming and resource sharing design are considered for area and speed optimization while maintaining the original precision of the audio DAC. The features of the design are high-precision, fast processing and low-cost. The related work is done with the MATLAB & QUARTUS II simulators.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] Design and analysis of FPGA-based control of a fuel cell line converter
    Rupinen, T.
    Laakkonen, O.
    Lehonkoski, L.
    Vaisanen, V.
    Silventoinen, P.
    Pyrhonen, O.
    IECON: 2009 35TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS, VOLS 1-6, 2009, : 329 - +
  • [22] A FPGA-based processing Circuit Design and Realization for Baseband signals of RFID
    Ren, Wenping
    Shao, Chunlin
    Miao, Aimin
    He, Jiqin
    2016 IEEE INTERNATIONAL CONFERENCE OF ONLINE ANALYSIS AND COMPUTING SCIENCE (ICOACS), 2016, : 330 - 333
  • [23] A clock generator for a high-speed high-resolution pipelined A/D converter
    赵磊
    杨银堂
    朱樟明
    刘帘羲
    JournalofSemiconductors, 2013, 34 (02) : 72 - 77
  • [24] A clock generator for a high-speed high-resolution pipelined A/D converter
    Zhao Lei
    Yang Yintang
    Zhu Zhangming
    Liu Lianxi
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (02)
  • [25] FPGA-Based CRAIMOT basis function generator
    Misans, Peteris
    Terauds, Maris
    Valters, Gatis
    Derums, Uldis
    Vasilevskis, Nauris
    2007 NORCHIP, 2007, : 206 - 211
  • [26] A reprogrammable FPGA-based ATM traffic generator
    Chu, PP
    Frantz, B
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 35 - 38
  • [27] Handel-c design enhancement for FPGA-based DV decoder
    Cichon, Slawomir
    Gorgon, Marek
    Pac, Miroslaw
    RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 128 - 133
  • [28] FPGA-based Media Converter for FSO Links
    Poliak, Juraj
    Kubicek, Michal
    PROCEEDINGS OF THE 2013 2ND INTERNATIONAL WORKSHOP ON OPTICAL WIRELESS COMMUNICATIONS (IWOW 2013), 2013, : 157 - 161
  • [29] FPGA-based Logistic chaotic pseudo-random Sequence Generator Design
    Gao, Yi
    Hua, Shi-hao
    Du, Xi-liang
    2020 5TH INTERNATIONAL CONFERENCE ON MECHANICAL, CONTROL AND COMPUTER ENGINEERING (ICMCCE 2020), 2020, : 830 - 833
  • [30] FPGA-based Acceleration for Tracking Audio Effects in Movies
    Psarakis, Mihalis
    Pikrakis, Aggelos
    Dendrinos, Giannis
    2012 IEEE 20TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2012, : 85 - 92