A 132.6-GHz Phase-Locked Loop in 65 nm Digital CMOS

被引:7
|
作者
Lin, Bo-Yu [1 ,2 ]
Liu, Shen-Iuan [1 ,2 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
Fourth-order LC ladder; injection-locked frequency divider (ILFD); phase-locked loop (PLL); voltage-controlled oscillator (VCO);
D O I
10.1109/TCSII.2011.2164156
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A phase-locked loop (PLL) with the proposed voltage-controlled oscillator (VCO) and a divide-by-2 injection-locked frequency divider (ILFD) is fabricated in 65-nm digital CMOS technology. The proposed VCO and the divide-by-two ILFD operate at the higher and lower poles, respectively, of two fourth-order LC ladders. The frequency ratio between the VCO and its first divide-by-2 ILFD is kept by scaling the inductances and the capacitances. The design considerations of this VCO and the locking range of this ILFD are discussed. The measured locking range of this PLL is 132.1-132.6 GHz. It consumes 120.8 mW from 1.35-V supply, excluding the output buffers. The chip area is 0.96 x 0.92 mm(2).
引用
收藏
页码:617 / 621
页数:5
相关论文
共 50 条
  • [41] A reconfigurable high-frequency phase-locked loop
    de Sousa, FR
    Huyart, B
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2004, 53 (04) : 1035 - 1039
  • [42] A Phase-Locked Loop With Injection-Locked Frequency Multiplier in 0.18-μm CMOS for V-Band Applications
    Wu, Chung-Yu
    Chen, Min-Chiao
    Lo, Yi-Kai
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (07) : 1629 - 1636
  • [43] A Phase-Locked Loop With Background Leakage Current Compensation
    Chang, Jung-Yu
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (09) : 666 - 670
  • [44] Phase-Locked Loop Based on an Observer for Grid Synchronization
    Park, Yongsoon
    Sul, Seung-Ki
    Kim, Woo-Chull
    Lee, Hyun-Young
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2014, 50 (02) : 1256 - 1265
  • [45] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Muhammad Abrar Akram
    Kyeong-Woo Kim
    Jin-Hee Bae
    In-Chul Hwang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649
  • [46] A 0.5-V 0.42.24-GHz Inductorless Phase-Locked Loop in a System-on-Chip
    Cheng, Kuo-Hsing
    Tsai, Yu-Chang
    Lo, Yu-Lung
    Huang, Jing-Shiuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) : 849 - 859
  • [47] Global and partial synchronism in phase-locked loop networks
    Monteiro, LHA
    Canto, NCF
    Chaui-Berlinck, JG
    Orsatti, FM
    Piqueira, JRC
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (06): : 1572 - 1575
  • [48] A 29.5 to 31.7 GHz PLL in 65 nm CMOS Technology
    Chen, Yangping
    Kang, Kai
    Tian, Tong
    Wang, Wei
    Tang, Zongxi
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [49] Canceling Fundamental Fractional Spurs Due to Self-Interference in a Digital Phase-Locked Loop
    Gao, Zhong
    Staszewski, Robert Bogdan
    Babaie, Masoud
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (11) : 3716 - 3729
  • [50] Theoretical Upper and Lower Limits for Normalized Bandwidth of Digital Phase-Locked Loop in GNSS Receivers
    Song, Young-Jin
    Pany, Thomas
    Won, Jong-Hoon
    SENSORS, 2023, 23 (13)