共 50 条
- [45] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649
- [47] Global and partial synchronism in phase-locked loop networks IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (06): : 1572 - 1575
- [48] A 29.5 to 31.7 GHz PLL in 65 nm CMOS Technology 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,