A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology

被引:28
作者
Abbasian, Erfan [1 ]
Mani, Elangovan [2 ]
Gholipour, Morteza [1 ]
Karamimanesh, Mehrzad [3 ]
Sahid, Mohd [4 ]
Zaidi, Adil [4 ]
机构
[1] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol, Iran
[2] Govt Coll Engn, Dept Elect & Commun Engn, Trichy, Tamil Nadu, India
[3] Shiraz Univ Technol, Dept Elect & Elect Engn, Shiraz, Iran
[4] Mewat Engn Coll, Dept Elect & Commun Engn, Nuh, Haryana, India
关键词
FinFET; SRAM; Schmitt-trigger; Single-ended; Ultra-low-voltage; Low-power; Subthreshold; ROBUST;
D O I
10.1007/s00034-021-01950-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a modified Schmitt-trigger (ST)-based single-ended 11 T (MST11T) SRAM cell. The proposed cell is best suited to ultra-low voltage applications. Two ST-based cross-coupled inverters comprise the storage cell of the proposed MST11T bit cell. In comparison with conventional inverters, ST-based inverters have sharp voltage transfer characteristics. As a result, the proposed bit cell's stability performance increases. The proposed SRAM cell's leakage power consumption is reduced because of the use of stacked N-type transistors. For the read operation of the proposed bit cell, the read decoupled technique is used. As a result, the read static noise margin (RSNM) has greatly improved. The proposed bit cell's write static noise margin (WSNM) is increased by adopting feedback-cutting methodology. The performance of the proposed bit cell is compared with that of conventional 6 T, conventional 8 T, Schmitt-trigger 10 T (known as ST2), modified PMOS-PMOS-NMOS-based cell core 10 T (MPPN10T), feedback-cutting 11 T (FC11T), Schmitt-trigger 11 T (ST11), and Schmitt-trigger 12 T (ST12T) cells. According to the simulation results, the proposed MST11T SRAM cell has RSNM of 2.42, 1.18, 1.71, 1.30, and 1.80 times higher when compared to 6 T, FC11T, ST2, MPPN10T, and ST12T, respectively. The WSNM of the proposed bit cell has been increased by 1.56, 2.44, 1.28, 1.71, 1.35, 1.52, and 1.02 times, respectively, over 6 T, 8 T, ST2, MPPN10T, FC11T, ST11T, and ST12T. Furthermore, the suggested cell has a read delay that is 1.32, 1.79, and 1.53 times lower than ST11T, FC11T, and ST12T, respectively. The proposed bit cell has a write delay that is 1.14 and 1.63 times lower than FC11T and ST11T, respectively. The proposed MST11T bit-cell consumes 3.74, 1.56, 4.59, 5.38, and 4.83 times less leakage power than the 8 T, ST2, MPPN10T, FC11T, and ST12 bit-cells, respectively. When compared to 8 T/ST2/MPPN10T/ST12T at 0.2 V supply voltage, the enhanced facts incur a 4.87/3.79/3.78/1.97 penalty in write delay. The figure of merit (FOM) is derived as a result of this extensive access to the revolutionary SRAM cell performance, i.e., offering greater values at a 0.2 V DC supply voltage. In addition, the paper examines the impact of manufacturing process and temperature changes on MST11T cell enactment, as well as the circuit robustness using HSPICE with 7-nm FinFET technology.
引用
收藏
页码:3081 / 3105
页数:25
相关论文
共 31 条
[1]   A Comprehensive Analysis of Different SRAM Cell Topologies in 7-nm FinFET Technology [J].
Abbasian, Erfan ;
Birla, Shilpi ;
Gholipour, Morteza .
SILICON, 2022, 14 (12) :6909-6920
[2]   Design of a Schmitt-Trigger-Based 7T SRAM cell for variation resilient Low-Energy consumption and reliable internet of things applications [J].
Abbasian, Erfan ;
Gholipour, Morteza .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
[3]   Performance evaluation of GNRFET and TMDFET devices in static random access memory cells design [J].
Abbasian, Erfan ;
Gholipour, Morteza ;
Izadinasab, Farzaneh .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) :3630-3652
[4]   Single-ended half-select disturb-free 11T static random access memory cell for reliable and low power applications [J].
Abbasian, Erfan ;
Gholipour, Morteza .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) :970-989
[5]   A variation-aware design for storage cells using Schottky-barrier-type GNRFETs [J].
Abbasian, Erfan ;
Gholipour, Morteza .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) :987-1001
[6]   Robust TFET SRAM cell for ultra-low power IoT applications [J].
Ahmad, Sayeed ;
Alam, Naushad ;
Hasan, Mohd .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 89 :70-76
[7]   Low Leakage Single Bitline 9 T (SB9T) Static Random Access Memory [J].
Ahmad, Sayeed ;
Gupta, Mohit Kumar ;
Alam, Naushad ;
Hasan, Mohd. .
MICROELECTRONICS JOURNAL, 2017, 62 :1-11
[8]   Single-Ended Schmitt-Trigger-Based Robust Low-Power SRAM Cell [J].
Ahmad, Sayeed ;
Gupta, Mohit Kumar ;
Alam, Naushad ;
Hasan, Mohd .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) :2634-2642
[9]   A near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20 nm FinFET technologies [J].
Ansari, Mohammad ;
Afzali-Kusha, Hassan ;
Ebrahimi, Behzad ;
Navabi, Zainalabedin ;
Afzali-Kusha, Ali ;
Pedram, Massoud .
INTEGRATION-THE VLSI JOURNAL, 2015, 50 :91-106
[10]   Efficient and Robust SRAM Cell Design Based on Quantum-Dot Cellular Automata [J].
Azimi, Saeid ;
Angizi, Shaahin ;
Moaiyeri, Mohammad Hossein .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (03) :Q38-Q45