Incorporating efficient assertion checkers into hardware emulation

被引:35
作者
Boulé, M [1 ]
Zilic, Z [1 ]
机构
[1] McGill Univ, Montreal, PQ H3A 2T5, Canada
来源
2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | 2005年
关键词
D O I
10.1109/ICCD.2005.66
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Assertion-based verification (ABV) is emerging as a paramount technique for industrial-strength hardware verification, especially through the emerging Property Specification Language (PSL). Since PSL introduces significant overhead to simulators, in this paper we present the infrastructure for hardware emulation capable of supporting ABV We develop a tool that generates hardware assertion checkers for inclusion into efficient circuit emulation. The MBAC checker generator is outlined, together with the algorithms for optimized assertion-circuit generation. Experiments show that MBAC outperforms the best known checker-generator.
引用
收藏
页码:221 / 228
页数:8
相关论文
共 11 条
  • [1] Abarbanel Y., 2000, P CAV, P538, DOI DOI 10.1007/10722167_40
  • [2] *ACC, 2004, PSL LANG REF MAN VER
  • [3] [Anonymous], USING PSL SUGAR FORM
  • [4] DAHAN A, 2005, INT S QUAL EL DES
  • [5] Gordon M, 2003, LECT NOTES COMPUT SC, V2860, P200
  • [6] HABIBI A, 2005, 5A4 DES AUT TEST EUR
  • [7] *IBM ALPH, 2005, FOCS PROP CHECK GEN
  • [8] *MENT GRAPH, 2005, 0 ASS SYNTH
  • [9] Generating monitor circuits for simulation-friendly GSTE assertion graphs
    Ng, K
    Hu, AJ
    Yang, J
    [J]. IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 409 - 416
  • [10] Simulation-guided property checking based on multi-valued AR-automata
    Ruf, J
    Hoffmann, DW
    Kropf, T
    Rosenstiel, W
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 742 - 748