A reconfigurable test method based on LFSR for 3D stacking integrated circuits

被引:0
|
作者
Tian, Chen [1 ]
Lu, Jianyong [1 ]
Jun, Liu [1 ]
Liang, Huaguo [2 ]
Lu, Yingchun [2 ]
Yi, Maoxiang [2 ]
机构
[1] Hefei Univ Technol, Sch Comp & Informat Technol, Hefei 230601, Peoples R China
[2] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
基金
中国国家自然科学基金;
关键词
Reconfigurable structure; LFSR; Design for test; Low cost;
D O I
10.1016/j.vlsi.2022.06.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The specificity of the 3D integrated circuit and the changes in the design integration flow bring many new problems to the test process, such as reducing the controllability of the test and increasing the test cost. To address these problems, this paper proposes a low-power hybrid test scheme based on multiple reconfigurable linear feedback shift register(LFSRs) for 3D integrated circuit, which can reuse the test vector generator of the pre-binding test phase in the in-binding and post-binding test phase, reconfiguring a new test vector generator with lower test cost. Compared with the method of using the linear feedback shift register(LFSR) of each layer circuit independently as the test vector generator of the whole circuit in the in-binding test phase, the scheme in this paper can effectively utilize the original LFSR of each layer circuit and reduce the area overhead; the reconfigured 3D-LFSR can obtain better test data compression effect and lower test power consumption, improve test efficiency and reduce test time. Experiments have shown a 5% improvement in average test data compression, 53.1% and 9.6% reduction in average and peak power consumption respectively, 28% reduction in test area and 19.6% reduction in test time.
引用
收藏
页码:82 / 89
页数:8
相关论文
共 50 条
  • [41] Micronetworking: reliable communication on 3D integrated circuits
    Contreras, A. A.
    Moon, T. K.
    Dasu, A.
    Gunther, J. H.
    ELECTRONICS LETTERS, 2010, 46 (04) : 291 - 292
  • [42] Cost Model for Monolithic 3D Integrated Circuits
    Gitlin, Daniel
    Vinet, Maud
    Clermidy, Fabien
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [43] Special Issue on 3D Integrated Circuits and Microarchitectures
    Xie, Yuan
    Cong, Jason
    Franzon, Paul
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2008, 4 (04)
  • [44] TSV Open Defects in 3D Integrated Circuits: Characterization, Test, and Optimal Spare Allocation
    Ye, Fangming
    Chakrabarty, Krishnendu
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1024 - 1030
  • [45] An effective and efficient numerical method for thermal management in 3D stacked integrated circuits
    Xiao, Chengdi
    He, Hu
    Li, Junhui
    Cao, Sen
    Zhu, Wenhui
    APPLIED THERMAL ENGINEERING, 2017, 121 : 200 - 209
  • [46] Heterogeneous 2D and 3D Photonic Integrated Circuits
    Ben Yoo, S. J.
    2016 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS), 2016, : 1613 - 1613
  • [47] 2D and 3D Heterogeneous Photonic Integrated Circuits
    Ben Yoo, S. J.
    2016 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2016,
  • [48] 2D and 3D heterogeneous photonic integrated circuits
    Ben Yoo, S. J.
    SMART PHOTONIC AND OPTOELECTRONIC INTEGRATED CIRCUITS XVI, 2014, 8989
  • [49] Design Planning with 3D-Via Optimization in Alternative Stacking Integrated Circuits
    Lu, Chao-Hung
    Chen, Hung-Ming
    Liu, Chien-Nan Jimmy
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2011, 27 (01) : 287 - 302
  • [50] Subwavelength grating based mode (de)multiplexer for 3D photonic integrated circuits
    Jiang, Weifeng
    Hu, Jinzhu
    Mao, Siqiang
    Feng, Jiaqi
    Hao, Xiaoyu
    Zhang, Yingjia
    APPLIED OPTICS, 2021, 60 (05) : 1164 - 1170