A reconfigurable test method based on LFSR for 3D stacking integrated circuits

被引:0
|
作者
Tian, Chen [1 ]
Lu, Jianyong [1 ]
Jun, Liu [1 ]
Liang, Huaguo [2 ]
Lu, Yingchun [2 ]
Yi, Maoxiang [2 ]
机构
[1] Hefei Univ Technol, Sch Comp & Informat Technol, Hefei 230601, Peoples R China
[2] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
基金
中国国家自然科学基金;
关键词
Reconfigurable structure; LFSR; Design for test; Low cost;
D O I
10.1016/j.vlsi.2022.06.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The specificity of the 3D integrated circuit and the changes in the design integration flow bring many new problems to the test process, such as reducing the controllability of the test and increasing the test cost. To address these problems, this paper proposes a low-power hybrid test scheme based on multiple reconfigurable linear feedback shift register(LFSRs) for 3D integrated circuit, which can reuse the test vector generator of the pre-binding test phase in the in-binding and post-binding test phase, reconfiguring a new test vector generator with lower test cost. Compared with the method of using the linear feedback shift register(LFSR) of each layer circuit independently as the test vector generator of the whole circuit in the in-binding test phase, the scheme in this paper can effectively utilize the original LFSR of each layer circuit and reduce the area overhead; the reconfigured 3D-LFSR can obtain better test data compression effect and lower test power consumption, improve test efficiency and reduce test time. Experiments have shown a 5% improvement in average test data compression, 53.1% and 9.6% reduction in average and peak power consumption respectively, 28% reduction in test area and 19.6% reduction in test time.
引用
收藏
页码:82 / 89
页数:8
相关论文
共 50 条
  • [21] Integrated Circuits 3D Silicon Integration
    Chammah, T.
    Giuma, T.
    2009 FOURTH INTERNATIONAL CONFERENCE ON SYSTEMS (ICONS), 2009, : 204 - 209
  • [22] 3D Integration of standard integrated circuits
    Puschmann, Rene
    Boettcher, Mathias
    Bartusseck, Irene
    Windrich, Frank
    Fiedler, Conny
    John, Peggy
    Manier, Charles
    Zoschke, Kai
    Grafe, Juergen
    Oppermann, Hermann
    Wolf, M. Juergen
    Lang, K. Dieter
    Ziesmann, Michael
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [23] Placement and routing in 3D integrated circuits
    Ababei, C
    Feng, Y
    Goplen, B
    Mogal, H
    Zhang, TP
    Bazargan, K
    Sapatnekar, S
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06): : 520 - 531
  • [24] 3D Integrated Circuits Multifactor Placement
    Melikyan, V. Sh.
    Harutyunyan, A. G.
    2017 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2017,
  • [25] The Effect of NBTI on 3D Integrated Circuits
    Lin, Cheng-Hong
    Lu, Yi-Chang
    Tang, Chin-Khai
    Tsai, Kuen-Yu
    2012 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2012, : 201 - 204
  • [26] Manufacturing of 3D Integrated Sensors and Circuits
    Schrems, Martin
    Siegert, Joerg
    Dorfi, Peter
    Kraft, Jochen
    Stueckler, Ewald
    Schrank, Franz
    Selberherr, Siegfried
    PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 162 - 165
  • [27] Design and CAD for 3D integrated circuits
    Franzon, Paul D.
    Davis, W. Rhett
    Steer, Michael B.
    Lipa, Steve
    Oh, Eun Chu
    Thorolfsson, Thor
    Melamed, Samson
    Luniya, Sonali
    Doxsee, Tad
    Berkeley, Stephen
    Shani, Ben
    Obermiller, Kurt
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 668 - +
  • [28] Layout based 3D thermal simulations of integrated circuits components
    Slusarczyk, K
    Kaminski, M
    Napieralski, A
    COMPUTATIONAL SCIENCE - ICCS 2004, PROCEEDINGS, 2004, 3039 : 1029 - 1036
  • [29] A Test Partitioning Technique for Scheduling Tests for Thermally Constrained 3D Integrated Circuits
    Millican, Spencer K.
    Saluja, Kewal K.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 20 - 25
  • [30] SLM-based reconfigurable test apparatus for integrated photonic logic circuits
    Van Vaerenbergh, Thomas
    Kielpinski, Dave
    Pelc, Jason
    Tezak, Nikolas A.
    Bose, Ranojoy
    Santori, Charles
    Beausoleil, Raymond G.
    2016 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2016,