A reconfigurable test method based on LFSR for 3D stacking integrated circuits

被引:0
|
作者
Tian, Chen [1 ]
Lu, Jianyong [1 ]
Jun, Liu [1 ]
Liang, Huaguo [2 ]
Lu, Yingchun [2 ]
Yi, Maoxiang [2 ]
机构
[1] Hefei Univ Technol, Sch Comp & Informat Technol, Hefei 230601, Peoples R China
[2] Hefei Univ Technol, Sch Microelect, Hefei 230601, Peoples R China
基金
中国国家自然科学基金;
关键词
Reconfigurable structure; LFSR; Design for test; Low cost;
D O I
10.1016/j.vlsi.2022.06.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The specificity of the 3D integrated circuit and the changes in the design integration flow bring many new problems to the test process, such as reducing the controllability of the test and increasing the test cost. To address these problems, this paper proposes a low-power hybrid test scheme based on multiple reconfigurable linear feedback shift register(LFSRs) for 3D integrated circuit, which can reuse the test vector generator of the pre-binding test phase in the in-binding and post-binding test phase, reconfiguring a new test vector generator with lower test cost. Compared with the method of using the linear feedback shift register(LFSR) of each layer circuit independently as the test vector generator of the whole circuit in the in-binding test phase, the scheme in this paper can effectively utilize the original LFSR of each layer circuit and reduce the area overhead; the reconfigured 3D-LFSR can obtain better test data compression effect and lower test power consumption, improve test efficiency and reduce test time. Experiments have shown a 5% improvement in average test data compression, 53.1% and 9.6% reduction in average and peak power consumption respectively, 28% reduction in test area and 19.6% reduction in test time.
引用
收藏
页码:82 / 89
页数:8
相关论文
共 50 条
  • [1] Multilayer Reconfigurable 3D Photonics Integrated Circuits Based on Deposition Method
    Xu, Xinru
    Zhang, Daming
    Zhang, Peng
    Tang, Bo
    Yin, Yuexin
    LASER & PHOTONICS REVIEWS, 2025, 19 (02)
  • [2] Analytical Test of 3D Integrated Circuits
    Robertazzi, Raphael
    Scheurman, Micheal
    Wordeman, Matt
    Tian, Shurong
    Tyberg, Christy
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [3] Test Challenges for 3D Integrated Circuits
    Lee, Hsien-Hsin S.
    Chakrabarty, Krishnendu
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (05): : 26 - 35
  • [4] A Test Integration Methodology for 3D Integrated Circuits
    Chou, Che-Wei
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 377 - 382
  • [5] Loopback Test for 3D Stacked Integrated Circuits
    Huang, Yu-Jung
    Liu, Yan-Cen
    Fu, Shen-Li
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 23 - 26
  • [6] Test and design-for-testability solutions for 3D integrated circuits
    Chakrabarty, Krishnendu
    Agrawal, Mukesh
    Deutsch, Sergej
    Noia, Brandon
    Wang, Ran
    Ye, Fangming
    IPSJ Transactions on System LSI Design Methodology, 2014, 7 : 56 - 73
  • [7] A Design-for-Test Solution for Monolithic 3D Integrated Circuits
    Wang, Ran
    Chakrabarty, Krishnendu
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [8] A Design-for-Test Solution for Monolithic 3D Integrated Circuits
    Koneru, Abhishek
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 685 - 688
  • [9] Thermal Characterization of Test Techniques for FinFET and 3D Integrated Circuits
    Tang, Aoxiang
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (01)
  • [10] Thermal Analysis and Modeling of 3D Integrated Circuits for Test Scheduling
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,