Investigation of SiO2/HfO2 gate stacks for application to non-volatile memory devices

被引:31
作者
Buckley, J
De Salvo, B
Ghibaudo, G
Gely, M
Damlencourt, JF
Martin, F
Nicotra, G
Deleonibus, S
机构
[1] CEA, LETI, F-38054 Grenoble 9, France
[2] CNRS, IMEP, INPG, F-38016 Grenoble, France
[3] CNR, IMM, I-95121 Catania, Italy
关键词
high-k; HfO2; tunnel oxide;
D O I
10.1016/j.sse.2005.10.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Engineering of the tunnel barrier of non-volatile memories is addressed in this paper. The strong potential of multilayer stacks for reducing the programming times of these devices, without altering their retention characteristics, is studied. To this aim, experimental results showing the improved field sensitivity of the gate current of MOS devices with SiO2/HfO2 gate stacks compared to SiO2 Of identical electrical thickness (EOT) are presented. Simulations of the corresponding tunnelling currents are also reported. Our electrical measurements suggest that it is of great interest to investigate the use of SiO2/HfO2 stacks as tunnel barriers for NVMs. These experimental results on double-layer stacks allow to confirm experimentally a conduction principal that could be used in symmetrical triple-layer SiO2/high-k/SiO2 tunnel barriers, thus allowing an advantageous behaviour in both conduction directions. Further simulations are presented in order to evaluate the best parameters that the high-k layer should have in order to lead to better performance than a SiO2 tunnel barrier. They suggest that if the high-k has 1.5-2.0 eV conduction band offset compared to Si its relative effective mass and dielectric constant should meet the constraint: epsilon(high-k) center dot root m(high-k) >= 5 (m(high-k), relative electron mass; epsilon(high-k), relative dielectric constant). (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1833 / 1840
页数:8
相关论文
共 10 条
[1]   ELECTRONIC-PROPERTIES OF TWO-DIMENSIONAL SYSTEMS [J].
ANDO, T ;
FOWLER, AB ;
STERN, F .
REVIEWS OF MODERN PHYSICS, 1982, 54 (02) :437-672
[2]   CALCULATION OF TRANSMISSION TUNNELING CURRENT ACROSS ARBITRARY POTENTIAL BARRIERS [J].
ANDO, Y ;
ITOH, T .
JOURNAL OF APPLIED PHYSICS, 1987, 61 (04) :1497-1502
[3]  
[Anonymous], 2003, INT TECHNOLOGY ROADM
[4]  
BLOMME P, 2002, P DEV RES C, P153
[5]  
BUCKLEY J, SNW04
[6]   A physical compact model for direct tunneling from NMOS inversion layers [J].
Clerc, R ;
O'Sullivan, P ;
McCarthy, KG ;
Ghibaudo, G ;
Pananakakis, G ;
Mathewson, A .
SOLID-STATE ELECTRONICS, 2001, 45 (10) :1705-1716
[7]   Experimental and theoretical investigation of nano-crystal and nitride-trap memory devices [J].
De Salvo, B ;
Ghibaudo, G ;
Pananakakis, G ;
Masson, P ;
Baron, T ;
Buffet, N ;
Fernandes, A ;
Guillaumot, B .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (08) :1789-1799
[8]   VARIOT: A novel multilayer tunnel barrier concept, for low-voltage nonvolatile memory devices [J].
Govoreanu, B ;
Blomme, P ;
Rosmeulen, M ;
Van Houdt, J ;
De Meyer, K .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (02) :99-101
[9]   Layered tunnel barriers for nonvolatile memory devices [J].
Likharev, KK .
APPLIED PHYSICS LETTERS, 1998, 73 (15) :2137-2139
[10]   Riding the crest of a new wave in memory [J].
Likharev, KK .
IEEE CIRCUITS & DEVICES, 2000, 16 (04) :16-21