An innovative instruction cache for embedded processors

被引:0
作者
Kim, CH [1 ]
Chung, SW
Jhon, CS
机构
[1] Seoul Natl Univ, Dept Elect Engn & Comp Sci, Seoul, South Korea
[2] Univ Virginia, Dept Comp Sci, Charlottesville, VA 22904 USA
来源
ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS | 2005年 / 3740卷
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a methodology to enable the design of power efficient instruction cache for embedded processors. The proposed technique, which splits the instruction cache into several small sub-caches, utilizes the locality of applications to reduce dynamic energy consumption in the instruction cache. The proposed cache reduces dynamic energy consumption by accessing only one sub-cache when a request comes into the cache. It also reduces dynamic energy consumption by eliminating the energy consumed in tag matching. In addition, we propose the technique to reduce leakage energy consumption in the proposed cache. We evaluate the design using a simulation infrastructure based on SimpleScalar and CACTI. Simulation results show that the proposed cache reduces dynamic energy by 42%-59% and reduces leakage energy by 70%-80%.
引用
收藏
页码:41 / 51
页数:11
相关论文
共 15 条
[11]  
MULLER M, HEART INNOVATION
[12]   Gated-Vdd:: A circuit technique to reduce leakage in deep-submicron cache memories [J].
Powell, M ;
Yang, SH ;
Falsafi, B ;
Roy, K ;
Vijaykumar, TN .
ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, :90-95
[13]  
*SAMS, AS STD130 DAT
[14]  
SEGARS S, 2001, P INT SOL STAT CIRC
[15]  
SHIVAKUMAR P, 2001, TRWRL20012 U WISC MA