Computer-aided analysis of surface-state effects on gate-lag phenomena in GaAs MESFETs

被引:0
作者
Horio, K [1 ]
Yamada, T [1 ]
机构
[1] Shibaura Inst Technol, Fac Syst Engn, Omiya, Saitama 3308570, Japan
来源
1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS | 1998年
关键词
D O I
10.1109/ISSSE.1998.738111
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Physical mechanism of gate-lag or slow current transient in GaAs MESFETs is studied by two-dimensional simulation including surface-state effects. It is shown that the gate-lag becomes noticeable when the deep-acceptor-like surface state acts as a hole trap. To reduce it, the deep acceptor should be made electron-trap-like, which could be realized by reducing the surface-state density. Structures res expected to have less gate-lag, such as a self-aligned structure and a recessed-gate structure are also analyzed. It is physically discussed whether the gate-lag can be completely eliminated in these structures.
引用
收藏
页码:432 / 437
页数:6
相关论文
共 11 条