A 3D analytical modeling of tri-gate tunneling field-effect transistors

被引:16
作者
Marjani, Saeid [1 ]
Hosseini, Seyed Ebrahim [1 ]
Faez, Rahim [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad 9177948974, Iran
[2] Sharif Univ Technol, Dept Elect Engn, Tehran 1136511155, Iran
关键词
Analytical modeling; Three-dimensional (3D); Perimeter-weighted-sum; Tri-gate (TG); Tunneling field-effect transistor (TFET); THRESHOLD VOLTAGE; DRAIN CURRENT; TFET; FET; SI; SUBTHRESHOLD;
D O I
10.1007/s10825-016-0843-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a three-dimensional (3D) analytical solution of the electrostatic potential is derived for the tri-gate tunneling field-effect transistors (TG TFETs) based on the perimeter-weighted-sum approach. The model is derived by separating the device into a symmetric and an asymmetric double-gate (DG) TFETs and then solving the 2D Poisson's equation for these structures. The subthreshold tunneling current expression is extracted by numerical integrating the band-to-band tunneling generation rate over the volume of the device. It is shown that the potential distributions, the electric field profile, and the tunneling current predicted by the analytical model are in close agreement with the 3D device simulation results without the need of fitting parameters. Additionally, the dependence of the tunneling current on the device parameters in terms of the gate oxide thickness, gate dielectric constant, channel length, and applied drain bias is investigated and also demonstrated its agreement with the device simulations.
引用
收藏
页码:820 / 830
页数:11
相关论文
共 50 条
  • [41] Design and Modeling of Line-Tunneling Field-Effect Transistors Using Low-Bandgap Semiconductors
    Shih, Chun-Hsing
    Chien, Nguyen Dang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (06) : 1907 - 1913
  • [42] Study on the novel double-gate tunneling field-effect transistor with InAs source
    Dai, Yuehua
    Li, Ning
    Chen, Zhen
    Jin, Bo
    PROCEEDINGS OF THE 2015 4TH INTERNATIONAL CONFERENCE ON COMPUTER, MECHATRONICS, CONTROL AND ELECTRONIC ENGINEERING (ICCMCEE 2015), 2015, 37 : 1493 - 1500
  • [43] Electrical characteristics of tunneling field-effect transistors with asymmetric channel thickness
    Kim, Jungsik
    Oh, Hyeongwan
    Kim, Jiwon
    Meyyappan, M.
    Lee, Jeong-Soo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2017, 56 (02)
  • [44] Design Improvement of L-shaped Tunneling Field-Effect Transistors
    Kim, Sang Wan
    Choi, Woo Young
    Sun, Min-Chul
    Kim, Hyun Woo
    Park, Byung-Gook
    IEEE INTERNATIONAL SOI CONFERENCE, 2012,
  • [45] Investigation of DC Characteristics in Polysilicon Nanowire Tunneling Field-Effect Transistors
    Choi, Joonyong
    Yoon, Jun-Sik
    Baek, Chang-Ki
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (05) : 3071 - 3076
  • [46] Memory Window in Ferroelectric Field-Effect Transistors: Analytical Approach
    Toprasertpong, Kasidit
    Takenaka, Mitsuru
    Takagi, Shinichi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (12) : 7113 - 7119
  • [48] Biologically Coupled Gate Field-Effect Transistors Meet in Vitro Diagnostics
    Sakata, Toshiya
    ACS OMEGA, 2019, 4 (07): : 11852 - 11862
  • [49] Double-gate tunnel field-effect transistor: Gate threshold voltage modeling and extraction
    Li Yu-chen
    Zhang He-ming
    Hu Hui-yong
    Zhang Yu-ming
    Wang Bin
    Zhou Chun-yu
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2014, 21 (02) : 587 - 592
  • [50] 3D-Monte Carlo study of short channel tri-gate nanowire MOSFETs
    David, J. K.
    Register, L. F.
    Banerjee, S. K.
    SOLID-STATE ELECTRONICS, 2011, 61 (01) : 7 - 12