A 3D analytical modeling of tri-gate tunneling field-effect transistors

被引:16
作者
Marjani, Saeid [1 ]
Hosseini, Seyed Ebrahim [1 ]
Faez, Rahim [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad 9177948974, Iran
[2] Sharif Univ Technol, Dept Elect Engn, Tehran 1136511155, Iran
关键词
Analytical modeling; Three-dimensional (3D); Perimeter-weighted-sum; Tri-gate (TG); Tunneling field-effect transistor (TFET); THRESHOLD VOLTAGE; DRAIN CURRENT; TFET; FET; SI; SUBTHRESHOLD;
D O I
10.1007/s10825-016-0843-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a three-dimensional (3D) analytical solution of the electrostatic potential is derived for the tri-gate tunneling field-effect transistors (TG TFETs) based on the perimeter-weighted-sum approach. The model is derived by separating the device into a symmetric and an asymmetric double-gate (DG) TFETs and then solving the 2D Poisson's equation for these structures. The subthreshold tunneling current expression is extracted by numerical integrating the band-to-band tunneling generation rate over the volume of the device. It is shown that the potential distributions, the electric field profile, and the tunneling current predicted by the analytical model are in close agreement with the 3D device simulation results without the need of fitting parameters. Additionally, the dependence of the tunneling current on the device parameters in terms of the gate oxide thickness, gate dielectric constant, channel length, and applied drain bias is investigated and also demonstrated its agreement with the device simulations.
引用
收藏
页码:820 / 830
页数:11
相关论文
共 50 条
[21]   Tunneling field-effect transistor with Ge/In0.53Ga0.47As heterostructure as tunneling junction [J].
Guo, Pengfei ;
Yang, Yue ;
Cheng, Yuanbing ;
Han, Genquan ;
Pan, Jisheng ;
Ivana ;
Zhang, Zheng ;
Hu, Hailong ;
Shen, Ze Xiang ;
Chia, Ching Kean ;
Yeo, Yee-Chia .
JOURNAL OF APPLIED PHYSICS, 2013, 113 (09)
[22]  
Hisamoto D, 2000, IEEE T ELECTRON DEV, V47, P2320, DOI 10.1109/16.887014
[23]   Analytical modeling of a p-n-i-n tunneling field effect transistor [J].
Hosseini, Seyed Ebrahim ;
Moghaddam, M. Kamali .
MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2015, 30 :56-61
[24]   Tunnel field-effect transistors as energy-efficient electronic switches [J].
Ionescu, Adrian M. ;
Riel, Heike .
NATURE, 2011, 479 (7373) :329-337
[25]   Dual metal-double gate tunnel field effect transistor with mono/hetero dielectric gate material [J].
Jain, Prateek ;
Prabhat, Vishwa ;
Ghosh, Bahniman .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (02) :537-542
[26]   ZENER TUNNELING IN SEMICONDUCTORS [J].
KANE, EO .
JOURNAL OF PHYSICS AND CHEMISTRY OF SOLIDS, 1959, 12 (02) :181-188
[27]   Doping-Less Tunnel Field Effect Transistor: Design and Investigation [J].
Kumar, M. Jagadesh ;
Janardhanan, Sindhu .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) :3285-3290
[28]   Axial SiGe Heteronanowire Tunneling Field-Effect Transistors [J].
Le, Son T. ;
Jannaty, P. ;
Luo, Xu ;
Zaslavsky, A. ;
Perea, Daniel E. ;
Dayeh, Shadi A. ;
Picraux, S. T. .
NANO LETTERS, 2012, 12 (11) :5850-5855
[29]   Performance Enhancement in Multi Gate Tunneling Field Effect Transistors by Scaling the Fin-Width [J].
Leonelli, Daniele ;
Vandooren, Anne ;
Rooyackers, Rita ;
Verhulst, Anne S. ;
De Gendt, Stefan ;
Heyns, Marc M. ;
Groeseneken, Guido .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04)
[30]   Scaling Length Theory of Double-Gate Interband Tunnel Field-Effect Transistors [J].
Liu, Lu ;
Mohata, Dheeraj ;
Datta, Suman .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (04) :902-908