A 3D analytical modeling of tri-gate tunneling field-effect transistors

被引:16
作者
Marjani, Saeid [1 ]
Hosseini, Seyed Ebrahim [1 ]
Faez, Rahim [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad 9177948974, Iran
[2] Sharif Univ Technol, Dept Elect Engn, Tehran 1136511155, Iran
关键词
Analytical modeling; Three-dimensional (3D); Perimeter-weighted-sum; Tri-gate (TG); Tunneling field-effect transistor (TFET); THRESHOLD VOLTAGE; DRAIN CURRENT; TFET; FET; SI; SUBTHRESHOLD;
D O I
10.1007/s10825-016-0843-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a three-dimensional (3D) analytical solution of the electrostatic potential is derived for the tri-gate tunneling field-effect transistors (TG TFETs) based on the perimeter-weighted-sum approach. The model is derived by separating the device into a symmetric and an asymmetric double-gate (DG) TFETs and then solving the 2D Poisson's equation for these structures. The subthreshold tunneling current expression is extracted by numerical integrating the band-to-band tunneling generation rate over the volume of the device. It is shown that the potential distributions, the electric field profile, and the tunneling current predicted by the analytical model are in close agreement with the 3D device simulation results without the need of fitting parameters. Additionally, the dependence of the tunneling current on the device parameters in terms of the gate oxide thickness, gate dielectric constant, channel length, and applied drain bias is investigated and also demonstrated its agreement with the device simulations.
引用
收藏
页码:820 / 830
页数:11
相关论文
共 50 条
[1]   Controlling Ambipolar Current in Tunneling FETs Using Overlapping Gate-on-Drain [J].
Abdi, Dawit B. ;
Kumar, M. Jagadesh .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2014, 2 (06) :187-190
[2]  
[Anonymous], 2012, ATLAS DEV SIM SOFTW
[3]  
[Anonymous], J APPL PHYS
[4]  
[Anonymous], J APPL PHYS
[5]  
[Anonymous], 2012, Advanced nanoelectronics
[6]  
[Anonymous], 2001, Device and Circuit Cryogenic Operation for Low Temperature Electronics
[7]  
Auth C., 2012, 2012 IEEE Symposium on VLSI Technology, P131, DOI 10.1109/VLSIT.2012.6242496
[8]   Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET's [J].
Auth, CP ;
Plummer, JD .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (02) :74-76
[9]   A simple model for threshold voltage of surrounding-gate MOSFET's [J].
Auth, CP ;
Plummer, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (11) :2381-2383
[10]   A high performance gate engineered charge plasma based tunnel field effect transistor [J].
Bashir, Faisal ;
Loan, Sajad A. ;
Rafat, M. ;
Alamoud, Abdul Rehman M. ;
Abbasi, Shuja A. .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (02) :477-485