A hybrid space vector modulation for the near-zero common-mode voltage and common-mode current mitigation in diode-clamped multilevel-inverter-fed induction motor drive

被引:8
|
作者
Selvaperumal, M. [1 ]
Kirubakaran, D. [2 ]
Bharatiraja, Chokkalingam [3 ]
机构
[1] Sathyabama Univ, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[2] St Josephs Inst Technol, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[3] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kanchipuram, India
来源
INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS | 2020年 / 30卷 / 10期
关键词
common-mode voltage; diode-clamped multilevel inverters; motor drives; pulse width modulation; space vector modulation; ELIMINATION; REDUCTION; OSCILLATION; STRATEGY; DESIGN;
D O I
10.1002/2050-7038.12535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-level diode-clamped (DC) multilevel inverters (MLIs) and its pulse width modulations (PWMs) are studied widely due to its extensive rewards in industrial drives. These modulation schemes are mainly concentrated to mitigate the zero common-mode (CM) voltage (CMV) and CM current (CMC). Unfortunately, although achieving near-zero CMV, these conventional methods are inadequate to maintain the DC-link low-frequency neutral point voltage oscillations. Hence, bulky DC-link capacitors are used in DC-MLIs. In this article, a full CM voltage eliminated the modified space vector modulation (SVM) method by combining the three medium switching vectors ((MV)-V-3) with one zero vector and two medium switching vectors (M(2)ZV) is proposed. The hybridization of (MV)-V-3 + M(2)ZV uses the simple digital circuit to combine (MV)-V-3 and M(2)ZV, which creates near-zero CMV and CMC with an improved DC-link capacitor voltage balancing. The studies on the creation and effects of CMV and CMC are presented in detailed. Compared with the early reported full CMV elimination research works, the proposed method maintains the DC-link capacitors voltage balancing without compromising the complete elimination of the CMV. Depending on the reference vector modulation indices and DC-link capacitor voltages, the proposed method uses the mixture of both the (MV)-V-3 and M(2)ZV switching states. The nominated switching vectors keep the CMV and CMC near to zero with capacitor voltage fluctuation with 1.8%. The mathematical analysis of CMV and CMC, operating principles of (MV)-V-3 and M(2)ZV, and comparison of the proposed method with other reported methods are presented. The proposed hybrid SVM is compared with the other conventional SVM and multicarrier PWM control by MATLAB/Simulink simulations. Finally, laboratory-scale experimentations were developed with the support of Spartan-6 FPGA to test the conventional and proposed SVM method. The validated results confirmed the effectiveness of the proposed hybridization of (MV)-V-3 + M(2)ZV to maintain the zero CMV and DC-link balancing together.
引用
收藏
页数:24
相关论文
共 50 条
  • [41] Suppression method of inverter common-mode voltage based on virtual space vector over-modulation strategy
    Wang S.
    Yang S.
    Li Y.
    Xie Z.
    Dianli Zidonghua Shebei/Electric Power Automation Equipment, 2022, 42 (03): : 76 - 81
  • [42] A Novel Virtual Space Vector Modulation With Reduced Common-Mode Voltage and Eliminated Neutral Point Voltage Oscillation for Neutral Point Clamped Three-Level Inverter
    Jiang, Weidong
    Wang, Peidong
    Ma, Mingna
    Wang, Jinping
    Li, Jinsong
    Li, Laibao
    Chen, Kewei
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2020, 67 (02) : 884 - 894
  • [43] Investigation of Fourth-leg for Common-mode Noise Reduction in Three-level Neutral Point Clamped Inverter Fed Motor Drive
    Chen, Ruirui
    Niu, Jiahao
    Gui, Handong
    Zhang, Zheyu
    Wang, Fred
    Tolbert, Leon M.
    Blalock, Benjamin J.
    Costinett, Daniel J.
    Choi, Benjamin B.
    THIRTY-FOURTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2019), 2019, : 2582 - 2588
  • [44] Space-Vector PWM With Reduced Common-Mode Voltage for Five-Phase Induction Motor Drives
    Duran, Mario J.
    Prieto, Joel
    Barrero, Federico
    Riveros, Jose A.
    Guzman, Hugo
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2013, 60 (10) : 4159 - 4168
  • [45] Improved space vector modulation strategy with 50% common-mode voltage reduction for indirect matrix converter
    Li S.-H.
    Cao S.-P.
    Jin Z.-Y.
    Han X.
    Dianji yu Kongzhi Xuebao/Electric Machines and Control, 2022, 26 (01): : 77 - 85
  • [46] Research on an inverter output filter for reducing common-mode voltage at motor terminals in PWM drive system
    Jiang Yan-shu
    Liu Yue-jun
    Liu Yu
    Xu Dian-guo
    2006 IMACS: MULTICONFERENCE ON COMPUTATIONAL ENGINEERING IN SYSTEMS APPLICATIONS, VOLS 1 AND 2, 2006, : 1322 - +
  • [47] Reduction of Common-Mode Voltage Using Zero Voltage Vectors in Dual Star Asymmetrical Induction Motor
    Mansuri, Abid
    Maurya, Rakesh
    Suhel, Shaikh Mohammed
    IEEE TRANSACTIONS ON ENERGY CONVERSION, 2023, 38 (01) : 230 - 238
  • [48] Suppression of Common-Mode Voltage Based on Space-Vector Modulation for Four-Level Hybrid Inverters
    Pribadi, Jonathan
    Lee, Dong-Choon
    Han, Byung-Moon
    2019 IEEE 4TH INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2019,
  • [49] Space Vector Techniques for a Binary-Cascaded Multilevel Inverter Operating Under Reduced Common-Mode Voltage With Reduced Commutations
    Gutierrez, Bryan
    Baek, Seunghoon
    Lai, Jih-Sheng
    IEEE OPEN JOURNAL OF THE INDUSTRIAL ELECTRONICS SOCIETY, 2022, 3 : 615 - 627
  • [50] Comparative Analysis of Space Vector PWM for Six-Phase Induction Motor Configurations Based on Common-Mode Voltage and Current Losses
    Mohammad Jafar Zandzadeh
    Reza Kianinezhad
    Mohsen Saniei
    Iranian Journal of Science and Technology, Transactions of Electrical Engineering, 2019, 43 : 897 - 908