A hybrid space vector modulation for the near-zero common-mode voltage and common-mode current mitigation in diode-clamped multilevel-inverter-fed induction motor drive

被引:8
|
作者
Selvaperumal, M. [1 ]
Kirubakaran, D. [2 ]
Bharatiraja, Chokkalingam [3 ]
机构
[1] Sathyabama Univ, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[2] St Josephs Inst Technol, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[3] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kanchipuram, India
来源
INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS | 2020年 / 30卷 / 10期
关键词
common-mode voltage; diode-clamped multilevel inverters; motor drives; pulse width modulation; space vector modulation; ELIMINATION; REDUCTION; OSCILLATION; STRATEGY; DESIGN;
D O I
10.1002/2050-7038.12535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-level diode-clamped (DC) multilevel inverters (MLIs) and its pulse width modulations (PWMs) are studied widely due to its extensive rewards in industrial drives. These modulation schemes are mainly concentrated to mitigate the zero common-mode (CM) voltage (CMV) and CM current (CMC). Unfortunately, although achieving near-zero CMV, these conventional methods are inadequate to maintain the DC-link low-frequency neutral point voltage oscillations. Hence, bulky DC-link capacitors are used in DC-MLIs. In this article, a full CM voltage eliminated the modified space vector modulation (SVM) method by combining the three medium switching vectors ((MV)-V-3) with one zero vector and two medium switching vectors (M(2)ZV) is proposed. The hybridization of (MV)-V-3 + M(2)ZV uses the simple digital circuit to combine (MV)-V-3 and M(2)ZV, which creates near-zero CMV and CMC with an improved DC-link capacitor voltage balancing. The studies on the creation and effects of CMV and CMC are presented in detailed. Compared with the early reported full CMV elimination research works, the proposed method maintains the DC-link capacitors voltage balancing without compromising the complete elimination of the CMV. Depending on the reference vector modulation indices and DC-link capacitor voltages, the proposed method uses the mixture of both the (MV)-V-3 and M(2)ZV switching states. The nominated switching vectors keep the CMV and CMC near to zero with capacitor voltage fluctuation with 1.8%. The mathematical analysis of CMV and CMC, operating principles of (MV)-V-3 and M(2)ZV, and comparison of the proposed method with other reported methods are presented. The proposed hybrid SVM is compared with the other conventional SVM and multicarrier PWM control by MATLAB/Simulink simulations. Finally, laboratory-scale experimentations were developed with the support of Spartan-6 FPGA to test the conventional and proposed SVM method. The validated results confirmed the effectiveness of the proposed hybridization of (MV)-V-3 + M(2)ZV to maintain the zero CMV and DC-link balancing together.
引用
收藏
页数:24
相关论文
共 50 条
  • [21] Advanced power inverter topologies and modulation techniques for common-mode voltage elimination in electric motor drive systems
    Robles, Endika
    Fernandez, Markel
    Andreu, Jon
    Ibarra, Edorta
    Ugalde, Unai
    RENEWABLE & SUSTAINABLE ENERGY REVIEWS, 2021, 140
  • [22] Common-mode voltage reduction PWM technique for wide speed range control of induction motor drives fed by inverter with diode front end
    Lai, YS
    Chen, PS
    Lee, HK
    Chou, J
    2003 IEEE INDUSTRY APPLICATIONS CONFERENCE, VOLS 1-3: CROSSROADS TO INNOVATIONS, 2003, : 424 - 431
  • [23] Common-Mode Voltage Mitigation of Dual Three-Phase Voltage Source Inverters in a Motor Drive Application
    Marquez, Abraham
    Wang, Xuchen
    Yan, Hao
    Leon, Jose I.
    Monopoli, Vito Giuseppe
    Buticchi, Giampaolo
    Vazquez, Sergio
    Liserre, Marco
    Franquelo, Leopoldo G.
    IEEE ACCESS, 2021, 9 : 67477 - 67487
  • [24] Common-Mode Overvoltage Mitigation in a Medium-Voltage Pump Motor Transformerless Drive in a Mining Plant
    Parreiras, Thiago Morais
    Pereira do Prado, Brenno Marcus
    Cardoso Filho, Braz de J.
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2018, 54 (01) : 848 - 857
  • [25] Common-Mode Voltage Mitigation for Back-to-Back Current-Source Converter With Optimal Space-Vector Modulation
    Guo, Xiaoqiang
    Xu, David
    Wu, Bin
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (01) : 688 - 697
  • [26] A Novel Zero/Reduced Common-Mode Voltage Modulation Scheme for a Dual Three-Phase Motor Drive System in Full Modulation Span
    Huang, Yang
    Walden, Jared
    Zhang, Ximu
    Yan, Yu
    Bai, Hua
    Jin, Fanning
    Cheng, Bing
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (06) : 6765 - 6779
  • [27] New Generalized PWM Schemes for Multilevel Inverters Providing Zero Common-Mode Voltage and Low Current Distortion
    Nho-Van Nguyen
    Tam-Khanh Tu Nguyen
    JOURNAL OF POWER ELECTRONICS, 2019, 19 (04) : 907 - 921
  • [28] An improved space vector modulation strategy for common-mode voltage reduction in matrix rectifier
    Liu, Xiao
    Zhang, Qingfan
    Hou, Dianli
    ARCHIVES OF ELECTRICAL ENGINEERING, 2014, 63 (01) : 93 - 106
  • [29] Alternating Sequence and Zero Vector Modulation with Reduced Switching Losses and Common-Mode Voltage in Current Source Inverters
    Lee, Sanuwhee
    Chen, Feida
    Jahns, Thomas M.
    Sarlioulu, Bulent
    2023 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2023, : 2613 - 2619
  • [30] Analysis and Mitigation of Common-Mode Noise With Different Modulation Strategies in SiC-Fed Three-Phase Brushless DC Motor Drive
    Singh, Samarjeet
    Gorla, Naga Brahmendra Yadav
    Jayaraman, Kalaiselvi
    Pou, Josep
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2024, 12 (01) : 663 - 674