Total power-optimal pipelining and parallel processing under process variations in nanometer technology

被引:0
|
作者
Kim, NS [1 ]
Kgil, T [1 ]
Bowman, K [1 ]
De, VV [1 ]
Mudge, T [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper explores the effectiveness of the simultaneous application of pipelining and parallel processing as a total power (static plus dynamic) reduction technique in digital systems. Previous studies have been limited to either pipelining or parallel processing, but both techniques can be used together to reduce supply voltage at a fixed throughput point. According to our first-order analyses, there exist optimal combinations of pipelining depth and parallel processing width to minimize total power consumption. We show that the leakage power from both subthreshold and gate-oxide tunneling plays a significant role in determining the optimal combination of pipelining depth and parallel processing width. Our experiments are conducted with timing information derived from a 65nm technology and fanout-of-four (FO4) inverter chains. The experiments show that the optimal combinations of both pipelining and parallel processing-8 similar to 12xFO4 logic depth pipelining with 2 similar to 3-wide parallel processing-can reduce the total power by as much as 40% compared to an optimal system using only pipelining or parallel processing alone. We extend our study to show how process parameter variations-an increasingly important factor in nanometer technologies-affects these results. Our analyses reveal that the variations shift the optimal points to shallower pipelining and narrower parallel processing-12xFO4 logic depth with 2-wide parallel processing-at a fixed yield point.
引用
收藏
页码:535 / 540
页数:6
相关论文
共 50 条
  • [21] Adaptively Tolerate Power-Gating-Induced Power/Ground Noise under Process Variations
    Wang, Zhe
    Wang, Xuan
    Xu, Jiang
    Wu, Xiaowen
    Wang, Zhehui
    Yang, Peng
    Duong, Luan H. K.
    Li, Haoran
    Maeda, Rafael K. V.
    Wang, Zhifei
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 483 - 488
  • [22] Dynamic production control in parallel processing systems under process queue time constraints
    Wu, Cheng-Hung
    Lin, James T.
    Chien, Wen-Chi
    COMPUTERS & INDUSTRIAL ENGINEERING, 2012, 63 (01) : 192 - 203
  • [23] Semi-on-line parallel machines scheduling under known total and largest processing times
    Chang, SY
    Hwang, HC
    Park, J
    JOURNAL OF THE OPERATIONS RESEARCH SOCIETY OF JAPAN, 2005, 48 (01) : 1 - 8
  • [24] Reconfigurable Codesign of STT-MRAM Under Process Variations in Deeply Scaled Technology
    Kang, Wang
    Zhang, Liuyang
    Klein, Jacques-Olivier
    Zhang, Youguang
    Ravelosona, Dafine
    Zhao, Weisheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (06) : 1769 - 1777
  • [25] Failure Characterization of Carbon Nanotube FETs Under Process Variations: Technology Scaling Issues
    Ghavami, Behnam
    Raji, Mohsen
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2016, 16 (02) : 164 - 171
  • [26] Technology Scaling Roadmap for FinFET-Based FPGA Clusters Under Process Variations
    Abdelkader, Osama
    El-Din, Mohamed Mohie
    Mostafa, Hassan
    Abdelhamid, Hamdy
    Fahmy, Hossam A. H.
    Ismail, Yehea
    Soliman, Ahmed M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [27] Statistical full-chip total power estimation considering spatially correlated process variations
    Hao, Zhigang
    Tan, Sheldon X. -D.
    Shi, Guoyong
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (01) : 80 - 88
  • [28] Hybrid RIS-Assisted Communications: Optimal Allocation Under a Total Power Constraint
    Chen, Siyu
    Gu, Juping
    Duan, Wei
    Ho, Pin-Han
    IEEE INTERNET OF THINGS JOURNAL, 2025, 12 (02): : 2283 - 2286
  • [29] Power-Yield Enhancement for Field Programmable Gate Arrays Under Process Variations
    Kumar, Akhilesh
    Anis, Mohab
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (02) : 280 - 290
  • [30] Effectiveness Analysis of Low Power Technique of Dynamic Logic under Temperature and Process Variations
    Wang, Jinhui
    Wu, Wuchen
    Gong, Na
    Zhang, Wang
    Hou, Ligang
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1236 - +