Total power-optimal pipelining and parallel processing under process variations in nanometer technology

被引:0
|
作者
Kim, NS [1 ]
Kgil, T [1 ]
Bowman, K [1 ]
De, VV [1 ]
Mudge, T [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper explores the effectiveness of the simultaneous application of pipelining and parallel processing as a total power (static plus dynamic) reduction technique in digital systems. Previous studies have been limited to either pipelining or parallel processing, but both techniques can be used together to reduce supply voltage at a fixed throughput point. According to our first-order analyses, there exist optimal combinations of pipelining depth and parallel processing width to minimize total power consumption. We show that the leakage power from both subthreshold and gate-oxide tunneling plays a significant role in determining the optimal combination of pipelining depth and parallel processing width. Our experiments are conducted with timing information derived from a 65nm technology and fanout-of-four (FO4) inverter chains. The experiments show that the optimal combinations of both pipelining and parallel processing-8 similar to 12xFO4 logic depth pipelining with 2 similar to 3-wide parallel processing-can reduce the total power by as much as 40% compared to an optimal system using only pipelining or parallel processing alone. We extend our study to show how process parameter variations-an increasingly important factor in nanometer technologies-affects these results. Our analyses reveal that the variations shift the optimal points to shallower pipelining and narrower parallel processing-12xFO4 logic depth with 2-wide parallel processing-at a fixed yield point.
引用
收藏
页码:535 / 540
页数:6
相关论文
共 50 条
  • [1] Power-optimal pipelining in deep submicron technology
    Heo, S
    Asanovic, K
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 218 - 223
  • [2] A power-optimal repeater insertion methodology for global interconnects in nanometer designs
    Banerjee, K
    Mehrotra, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (11) : 2001 - 2007
  • [3] A Probabilistic framework for power-optimal repeater insertion in global interconnects under parameter variations
    Wason, V
    Banerjee, K
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 131 - 136
  • [4] A Task Parallel Processing Technology for Robot Process Automation
    Xue, Chunyan
    2019 4TH INTERNATIONAL CONFERENCE ON MECHANICAL, CONTROL AND COMPUTER ENGINEERING (ICMCCE 2019), 2019, : 543 - 545
  • [5] Architectural and technology influence on the optimal total power consumption
    Schuster, Christian
    Nagel, Jean-Luc
    Piguet, Christian
    Farine, Pierre-Andre
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 988 - +
  • [6] Big data storage optimization and parallel processing technology for power equipment surveillance under cloud platform
    Li, Tianli
    JOURNAL OF COMPUTATIONAL METHODS IN SCIENCES AND ENGINEERING, 2019, 19 (S1) : S277 - S284
  • [7] Novel sizing algorithm for yield improvement under process variation in nanometer technology
    Choi, SH
    Paul, BC
    Roy, K
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 454 - 459
  • [8] Power Yield Analysis Under Process and Temperature Variations
    Haghdad, Kian
    Anis, Mohab
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (10) : 1794 - 1803
  • [9] Optimal power flow based on parallel metaheuristics for graphics processing units
    Roberge, Vincent
    Tarbouchi, Mohammed
    Okou, Francis
    ELECTRIC POWER SYSTEMS RESEARCH, 2016, 140 : 344 - 353
  • [10] Switching diffusion approximations for optimal power management in parallel processing systems
    Leite, Saul C.
    Fragoso, Marcelo D.
    Teixeira, Rodolfo S.
    STOCHASTIC MODELS, 2021, 37 (02) : 367 - 414