Effect of Increasing Voltage Levels on Power Saving Obtained by Multiple Voltages Design

被引:0
作者
Chandrakar, Khushbu [1 ]
Roy, Suchismita [1 ]
机构
[1] Natl Inst Technol Durgapur, Dept Comp Sci & Engn, Durgapur, India
来源
2015 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC) | 2015年
关键词
Low power multiple voltage scheduling; High level synthesis; SAT;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Researchers believe that the power reduction at the earliest stages of the system design process will have higher impacts on the final result. Multiple supply voltage design is broadly acknowledged as a compelling approach to reduce the power consumption of a CMOS circuit. A SAT-based approach which targets operation scheduling with varying voltages and produces a circuit that consumes less power is proposed in this paper. Experiments with HLS benchmarks shows that the proposed schemes achieve more reduction in power once the number of operating voltage levels are increased (here 5v, 3.3v and 2.4v).
引用
收藏
页码:867 / 871
页数:5
相关论文
共 17 条
  • [1] Allam AK., 2006, 2006 IEEE INT C IC D, P1
  • [2] Generic ILP versus specialized 0-1 ILP: An update
    Aloul, FA
    Ramani, A
    Markov, IL
    Sakallah, KA
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 450 - 457
  • [3] Bayardo Jr R. J., 1997, P 14 NAT C ART INT 9, P203
  • [4] Energy minimization using multiple supply voltages
    Chang, JM
    Pedram, M
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 436 - 443
  • [5] Johnson M. C., 1997, ACM Transactions on Design Automation of Electronic Systems, V2, P227, DOI 10.1145/264995.264997
  • [6] Kumar A, 1999, ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, P371, DOI 10.1109/ISCAS.1999.777880
  • [7] A methodology for low power scheduling with resources operating at multiple voltages
    Kumar, A
    Bayoumi, M
    Elgamel, M
    [J]. INTEGRATION-THE VLSI JOURNAL, 2004, 37 (01) : 29 - 62
  • [8] A low power scheduling scheme with resources operating at multiple voltages
    Manzak, A
    Chakrabarti, C
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (01) : 6 - 14
  • [9] MARTIN RS, 1995, DES AUT CON, P42
  • [10] Mukherjee R., 2013, CORR