PASC: Physically Authenticated Stable-Clocked SoC Platform on Low-Cost FPGAs

被引:0
|
作者
Aysu, Aydin [1 ]
Schaumont, Patrick [1 ]
机构
[1] Virginia Tech, Dept Elect & Comp Engn, Blacksburg, VA 24061 USA
来源
2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG) | 2013年
关键词
Physical Uncloneable Functions; System-on-Chip Integration; HW/SW Co-design; FPGA;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Generation of device-unique digital signatures using Physically Unclonable Functions (PUFs) is an active area of research for the last decade. However, most PUFs are conceived and designed as stand-alone hardware modules. In contrast, this paper proposes a PUF architecture that is tightly integrated into the core of a system-on-chip (SoC), with the purpose of creating a physical SoC authentication mechanism. The proposed PUF is integrated into the custom instruction interface of the NIOS-II processor. Therefore, PUF challenges can be issued by instruction calls which allows run-time authentication and which enables implementation of flexible post-processing mechanisms in software. The proposed PUF utilizes critical timing path violations of a custom instruction execution to generate digital signatures which are unique for individual chips due to random process variations. We implement PASC on a low-cost Altera DEO-Nano Development Board and we validate the quality of the authentication keys on 15 Boards.
引用
收藏
页数:6
相关论文
共 19 条
  • [11] Weight Sparseness for a Feature-Map-Split-CNN Toward Low-Cost Embedded FPGAs
    Jinguji, Akira
    Sato, Shimpei
    Nakahara, Hiroki
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2021, E104D (12) : 2040 - 2047
  • [12] HLS-Based Flexible Hardware Accelerator for PCA Algorithm on a Low-Cost ZYNQ SoC
    Mansoori, Mohammad Amir
    Casu, Mario R.
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
  • [13] The Improved Division-Less MT-Type Velocity Estimation Algorithm for Low-Cost FPGAs
    Hace, Ales
    ELECTRONICS, 2019, 8 (03):
  • [14] MEDUSA: A Low-Cost, 16-Channel Neuromodulation Platform with Arbitrary Waveform Generation
    Tala, Fnu
    Johnson, Benjamin C.
    ELECTRONICS, 2020, 9 (05)
  • [15] Video Super Resolution Algorithm Implemented on a Low-cost NoC-based MPSoC Platform
    Singla, Garbi
    Tobajas, Felix
    de Armas, Valentin
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [16] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform
    Abbas, Mohamed
    Khalil, Kasem
    2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [17] Open-source SoC-based Off-the-shelf Industrial-Grade Low-Cost Logic Analyzer
    Gindac, Andrei
    Popa, Andrei-Edward
    Ulmamei, Andrei-Alexandru
    Bira, Calin
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2021, 24 (01): : 117 - 126
  • [18] Special purpose processor for parameter identification of CNC second order servo systems on a low-cost FPGA platform
    Morales-Velazquez, Luis
    de Jesus Romero-Troncoso, Rene
    Alfredo Osornio-Rios, Roque
    Herrera-Ruiz, Gilberto
    Jesus de Santiago-Perez, J.
    MECHATRONICS, 2010, 20 (02) : 265 - 272
  • [19] Dracon: An Open-Hardware Based Platform for Single-Chip Low-Cost Reconfigurable IoT Devices
    Parrilla, Luis
    Garcia, Antonio
    Castillo, Encarnacion
    Alvarez-Bermejo, Jose Antonio
    Lopez-Villanueva, Juan Antonio
    Meyer-Baese, Uwe
    ELECTRONICS, 2022, 11 (13)