PASC: Physically Authenticated Stable-Clocked SoC Platform on Low-Cost FPGAs

被引:0
|
作者
Aysu, Aydin [1 ]
Schaumont, Patrick [1 ]
机构
[1] Virginia Tech, Dept Elect & Comp Engn, Blacksburg, VA 24061 USA
来源
2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG) | 2013年
关键词
Physical Uncloneable Functions; System-on-Chip Integration; HW/SW Co-design; FPGA;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Generation of device-unique digital signatures using Physically Unclonable Functions (PUFs) is an active area of research for the last decade. However, most PUFs are conceived and designed as stand-alone hardware modules. In contrast, this paper proposes a PUF architecture that is tightly integrated into the core of a system-on-chip (SoC), with the purpose of creating a physical SoC authentication mechanism. The proposed PUF is integrated into the custom instruction interface of the NIOS-II processor. Therefore, PUF challenges can be issued by instruction calls which allows run-time authentication and which enables implementation of flexible post-processing mechanisms in software. The proposed PUF utilizes critical timing path violations of a custom instruction execution to generate digital signatures which are unique for individual chips due to random process variations. We implement PASC on a low-cost Altera DEO-Nano Development Board and we validate the quality of the authentication keys on 15 Boards.
引用
收藏
页数:6
相关论文
共 19 条
  • [1] JPEG encoder for low-cost FPGAs
    Osman, Hossam
    Mahjoup, Waseim
    Nabih, Azza
    Aly, Gamal M.
    2007 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS: ICCES '07, 2007, : 406 - +
  • [2] Low-cost Technique for Measuring Clock Duty Cycle on FPGAs
    Lee, Seongkwan
    Kim, Taehwan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [3] Low-cost ANS encoder for lossless data compression in FPGAs
    Pastula, Magdalena
    Russek, Pawel
    Wiatr, Kazimierz
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2024, 70 (01) : 219 - 228
  • [4] High-Speed Clock Recovery for Low-Cost FPGAs
    Haller, Istvan
    Baruch, Zoltan Francisc
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 610 - 613
  • [5] Design and implementation of an efficient CNN accelerator for low-cost FPGAs
    Xu Y.
    Wang S.
    Li N.
    Xiao H.
    IEICE Electronics Express, 2022, 19 (19)
  • [6] A low-cost development platform to design digital circuits on FPGAs using open-source software and hardware tools
    Saiz-Vela, Albert
    Fontova, Pau
    Palleja, Tomas
    Tresanchez, Marcel
    Antonio Garriga, Juan
    Roig, Concepcio
    2020 XIV TECHNOLOGIES APPLIED TO ELECTRONICS TEACHING CONFERENCE (TAEE2020), 2020,
  • [7] A Case for Low-Cost Personal Electronic Laboratory Equipment Using FPGAs
    Adegbite, Timothy Olanrewaju
    Akinwale, Olawale Babatunde
    INTERNATIONAL JOURNAL OF ONLINE AND BIOMEDICAL ENGINEERING, 2023, 19 (10) : 4 - 19
  • [8] Efficient Implementation on Low-Cost SoC-FPGAs of TLSv1.2 Protocol with ECC_AES Support for Secure IoT Coordinators
    Bellemou, Ahmed Mohamed
    Garcia, Antonio
    Castillo, Encarnacion
    Benblidia, Nadjia
    Anane, Mohamed
    Antonio Alvarez-Bermejo, Jose
    Parrilla, Luis
    ELECTRONICS, 2019, 8 (11)
  • [9] VirtLAB: A Low-Cost Platform for Electronics Lab Experiments
    Roch, Massimo Ruo
    Martina, Maurizio
    SENSORS, 2022, 22 (13)
  • [10] A Low-Cost Neural ODE with Depthwise Separable Convolution for Edge Domain Adaptation on FPGAs
    Kawakami, Hiroki
    Watanabe, Hirohisa
    Sugiura, Keisuke
    Matsutani, Hiroki
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2023, E106D (07) : 1186 - 1197