Study of the Impact of Aging on Many-core Energy-Efficient DSP Systems

被引:0
|
作者
Srivastav, Meeta [1 ]
Nazhandali, Leyla [1 ]
机构
[1] Virginia Tech, Bradley Dept Elect & Comp Engn, Blacksburg, VA 24060 USA
关键词
Aging; NBTI; HCI; process variation; low-power; many-core; voltage scaling; DSP; PTM; 45nm; MOSRA; DVFS; BIAS TEMPERATURE INSTABILITY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
During the normal operational use, integrated circuits go through what is popularly known as wearout or aging. At system level, aging causes gradual speed degradation of the design over their service life. In a many-core homogeneous design and over a period of activity, this can lead to variation in speed depending on the workload distribution on cores. In the same design context, Voltage Scaling (VS) is another very widely used technique in gaining energy-efficiency. Process Variation (PV) also tend to have similar impact creating variation in speed and power among the cores. In this paper, we will first study the impact of aging and PV on above design system. Further, we will analyze their impact on energy efficient configurations under static and dynamic workload environment. Later, we will present our analysis over two different usage policies; using fastest core on the die as compared to uniform aging of all cores in the system. We conclude, that using fastest core in the system will yield higher performance benefits over its lifetime.
引用
收藏
页码:65 / 69
页数:5
相关论文
共 50 条
  • [41] A Dynamic Cache Architecture for Efficient Memory Resource Allocation in Many-Core Systems
    Tradowsky, Carsten
    Cordero, Enrique
    Orsinger, Christoph
    Vesper, Malte
    Becker, Jurgen
    APPLIED RECONFIGURABLE COMPUTING, ARC 2016, 2016, : 343 - 351
  • [42] Synchronization Strategies on Many-Core SMT Systems
    Navarro-Torres, Agustin
    Alastruey-Benede, Jesus
    Ibanez-Marin, Pablo
    Carpen-Amarie, Maria
    2021 IEEE 33RD INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING (SBAC-PAD 2021), 2021, : 54 - 63
  • [43] Timing Error Statistics for Energy-Efficient Robust DSP Systems
    Abdallah, Rami A.
    Lee, Yu-Hung
    Shanbhag, Naresh R.
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 285 - 288
  • [44] AsAP: A fine-grained many-core platform for DSP applications
    Baas, Bevan
    Yu, Zhiyi
    Meeuwsen, Michael
    Sattari, Omar
    Apperson, Ryan
    Work, Eric
    Webb, Jeremy
    Lai, Michael
    Mohsenin, Tinoosh
    Truong, Dean
    Cheung, Jason
    IEEE MICRO, 2007, 27 (02) : 34 - 45
  • [45] A Scalable Interconnection Scheme in Many-Core Systems
    Abumwais, Allam
    Eleyat, Mujahed
    CMC-COMPUTERS MATERIALS & CONTINUA, 2023, 77 (01): : 615 - 632
  • [46] Special issue on many-core embedded systems
    Daneshtalab, Masoud
    Palesi, Maurizio
    Plosila, Juha
    Hemani, Ahmed
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (06) : 525 - 525
  • [47] Value and Energy Optimizing Dynamic Resource Allocation in Many-core HPC Systems
    Singh, Amit Kumar
    Dziurzanski, Piotr
    Indrusiak, Leandro Soares
    2015 IEEE 7TH INTERNATIONAL CONFERENCE ON CLOUD COMPUTING TECHNOLOGY AND SCIENCE (CLOUDCOM), 2015, : 180 - 185
  • [48] Machine Learning for Run-Time Energy Optimisation in Many-Core Systems
    Biswas, Dwaipayan
    Balagopal, Vibishna
    Shafik, Rishad
    Al-Hashimi, Bashir M.
    Merrett, Geoff V.
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1588 - 1592
  • [49] Runtime Energy Minimization of Distributed Many-Core Systems using Transfer Learning
    Jenkus, Dainius
    Xia, Fei
    Shafik, Rishad
    Yakovlev, Alex
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 1209 - 1214
  • [50] Improved scheduler for multi-core many-core systems
    Kumar, Neetesh
    Vidyarthi, Deo Prakash
    COMPUTING, 2014, 96 (11) : 1087 - 1110