Physical and technological limitations of NanoCMOS devices to the end of the roadmap and beyond

被引:28
作者
Deleonibus, S. [1 ]
机构
[1] CEA Grenoble, LETI, NANOTEC, F-35054 Grenoble 09, France
关键词
D O I
10.1051/epjap:2006158
中图分类号
O59 [应用物理学];
学科分类号
摘要
Since the end of the last millenium, the microelectronics industry has been facing new issues microelectronics as far as CMOS devices scaling is concerned. Linear scaling will be possible in the future if new materials are introduced in CMOS device structures or if new device architectures are implemented. Innovations in the electronics history have been possible because of the strong association between devices and materials research. The demand for low voltage, low power and high performance are the great challenges for the engineering of sub 50 nm gate length CMOS devices. Functional CMOS devices in the range of 5 nm channel length have been demonstrated. The alternative architectures allowing to increase devices drivability and reduce power consumption are reviewed. The issues in the field of gate stack, channel, substrate, as well as source and drain engineering are addressed. HiK gate dielectric and metal gate are among the most strategic options to consider for power consumption and low supply voltage management. By introducing new materials (Ge, diamond/graphite carbon, HiK, ...), Si based CMOS will be scaled beyond the ITRS as the future System-on-Chip Platform integrating also new disruptive devices. For example, the association of C-diamond with HiK, as a combination for new functionalized Buried Insulators, will bring new ways of improving short channel effects and suppress self-heating. Because of the low parasitics required to obtain high performance circuits, alternative devices will hardly compete against logic CMOS.
引用
收藏
页码:197 / 214
页数:18
相关论文
共 126 条
  • [1] Alieu J., 1998, ESSDERC'98. Proceedings of the 28th European Solid-State Device Research Conference, P144
  • [2] ALLIBERT F, 2001, ESSDERC 2001 NURNB F, P267
  • [3] Andrieu F, 2005, 2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P176
  • [4] Co-integrated dual strained channels on fully depleted sSDOI CMOSFETs with HfO2/TiN gate stack down to 15nm gate length
    Andrieu, F
    Ernst, T
    Faynot, O
    Bogumilowicz, Y
    Hartmann, JM
    Eymery, J
    Lafond, D
    Levaillant, YM
    Dupré, C
    Powers, R
    Fournel, F
    Fenouillet-Beranger, C
    Vandooren, A
    Ghyselen, B
    Mazure, C
    Kernevez, N
    Ghibaudo, G
    Deleonibus, S
    [J]. 2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, : 223 - 225
  • [5] SiGe channel p-MOSFETs scaling-down
    Andrieu, F
    Ernst, T
    Romanjek, K
    Weber, O
    Renard, C
    Hartmann, JM
    Toffoli, A
    Papon, AM
    Truche, R
    Holliger, P
    Brévard, L
    Ghibaudo, G
    Deleonibus, S
    [J]. ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 267 - 270
  • [6] ANDRIEU F, 2006, 2006 S VLSI TECHN HO, P168
  • [7] [Anonymous], 2005, INT TECHNOLOGY ROADM
  • [8] [Anonymous], IEDM DEC
  • [9] On the performance limits for Si MOSFET's: A theoretical study
    Assad, F
    Ren, ZB
    Vasileska, D
    Datta, S
    Lundstrom, M
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (01) : 232 - 240
  • [10] ASSAD F, 1999, IEDM, P5547