共 126 条
[1]
Alieu J., 1998, ESSDERC'98. Proceedings of the 28th European Solid-State Device Research Conference, P144
[2]
ALLIBERT F, 2001, ESSDERC 2001 NURNB F, P267
[3]
Andrieu F, 2005, 2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P176
[4]
Co-integrated dual strained channels on fully depleted sSDOI CMOSFETs with HfO2/TiN gate stack down to 15nm gate length
[J].
2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS,
2005,
:223-225
[5]
SiGe channel p-MOSFETs scaling-down
[J].
ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE,
2003,
:267-270
[6]
ANDRIEU F, 2006, 2006 S VLSI TECHN HO, P168
[7]
[Anonymous], 2005, INT TECHNOLOGY ROADM
[8]
[Anonymous], IEDM DEC
[10]
ASSAD F, 1999, IEDM, P5547