A self-calibrated delay-locked loop with low static phase error

被引:4
|
作者
Kao, Shao-Ku [1 ]
Cheng, Hsiang-Chi
Lin, Jian-Da
机构
[1] Chang Gung Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
delay-locked loop; current mismatch; static phase error; digital calibration; setup time; DFF; CHARGE; REDUCTION;
D O I
10.1002/cta.2114
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In conventional delay-locked loop circuits, the charge and discharge of the charge pump result in mismatched current reflecting the size of the static phase error. The static phase error between feedback clock and reference clock is likely to be within tens or hundreds of picoseconds (ps). We thus propose an approach using digital calibration methods to reduce the charge pump current mismatch by means of the setup time of the D-type flip flop. The setup time of D-type flip flop is determined and duplicated to detect the phase error between the reference clock and feedback clock. It results in a very small static phase error between the reference clock and feedback clock. This paper used a 0.18 mu m CMOS process design, with a reference frequency of 700 similar to 900MHz. The active area is 0.031mm(2), and the phase error after correction is less than 5ps. Copyright (c) 2015 John Wiley & Sons, Ltd.
引用
收藏
页码:929 / 944
页数:16
相关论文
共 50 条
  • [41] Noise Immunity Modeling and Analysis of Delay-Locked Loop
    Park, InYoung
    Jang, IkChan
    Jung, WonJoo
    Kim, SoYoung
    2015 IEEE 19TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2015,
  • [42] A 4-GHz Sub-harmonically Injection-Locked Phase-Locked Loop with Self-Calibrated Injection Timing and Pulsewidth
    Jin, Xuefan
    Kang, Dong-Seok
    Ko, Youngjun
    Kwon, Kee-Won
    Chun, Jung-Hoon
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 83 - 86
  • [43] CORRELATORS WITH A PAIR OF ANALOG FILTERS FOR THE DELAY-LOCKED LOOP
    LEHMANN, K
    NTZ ARCHIV, 1983, 5 (05): : 157 - 164
  • [44] Timing Generator Using Dual Delay-Locked Loop
    Hwang, Chorng-Sii
    Chen, Ke-Han
    Tsao, Hen-Wai
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 428 - 430
  • [45] BEHAVIOR OF A DELAY-LOCKED LOOP EMPLOYING A GENERAL CORRELATOR
    SAALFRANK, W
    NTZ ARCHIV, 1989, 11 (03): : 99 - 109
  • [46] A Programmable Delay-Locked Loop Based Clock Multiplier
    Lee, Sungken
    Park, Geontae
    Kim, Hyungtak
    Kim, Jongsun
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 128 - 130
  • [47] Low jitter Butterworth delay-locked loops
    Chang, HH
    Sun, CH
    Liu, SI
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 177 - 180
  • [48] A non-linearity self-calibration technique for delay-locked loop delay-lines
    Baronti, F
    Fanucci, L
    Lunardini, D
    Roncella, R
    Saletti, R
    IMTC 2002: PROCEEDINGS OF THE 19TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 & 2, 2002, : 1007 - 1010
  • [49] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [50] Analysis and design of a low jitter delay-locked loop using lock state detector
    Modanlou, Shahram
    Ardeshir, Gholamreza
    Gholami, Mohammad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (05) : 1410 - 1419