A self-calibrated delay-locked loop with low static phase error

被引:4
|
作者
Kao, Shao-Ku [1 ]
Cheng, Hsiang-Chi
Lin, Jian-Da
机构
[1] Chang Gung Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
delay-locked loop; current mismatch; static phase error; digital calibration; setup time; DFF; CHARGE; REDUCTION;
D O I
10.1002/cta.2114
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In conventional delay-locked loop circuits, the charge and discharge of the charge pump result in mismatched current reflecting the size of the static phase error. The static phase error between feedback clock and reference clock is likely to be within tens or hundreds of picoseconds (ps). We thus propose an approach using digital calibration methods to reduce the charge pump current mismatch by means of the setup time of the D-type flip flop. The setup time of D-type flip flop is determined and duplicated to detect the phase error between the reference clock and feedback clock. It results in a very small static phase error between the reference clock and feedback clock. This paper used a 0.18 mu m CMOS process design, with a reference frequency of 700 similar to 900MHz. The active area is 0.031mm(2), and the phase error after correction is less than 5ps. Copyright (c) 2015 John Wiley & Sons, Ltd.
引用
收藏
页码:929 / 944
页数:16
相关论文
共 50 条
  • [1] A 0.7-2-GHz self-calibrated multiphase delay-locked loop
    Chang, HH
    Chang, JY
    Kuo, CY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) : 1051 - 1061
  • [2] A delay-locked loop with self-calibration circuit for reducing phase error
    Kao, Shao-ku
    MICROELECTRONICS JOURNAL, 2013, 44 (08) : 663 - 669
  • [3] A 5.2mW all-digital fast-lock self-calibrated multiphase delay-locked loop
    Chuang, Li-Pu
    Chang, Ming-Hung
    Huang, Po-Tsang
    Kan, Chih-Hao
    Hwang, Wei
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3342 - +
  • [4] Fault and Soft Error Tolerant Delay-Locked Loop
    Yang, Jun-Yu
    Huang, Shi-Yu
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 108 - 113
  • [5] Resynchronising delay-locked loop
    DLR Oberpfaffenhofen, Wessling, Germany
    Electron Lett, 13 (1172-1173):
  • [6] Resynchronising delay-locked loop
    Wilde, A
    ELECTRONICS LETTERS, 1996, 32 (13) : 1172 - 1173
  • [7] The Generalized Delay-Locked Loop
    Wilde A.
    Wireless Personal Communications, 1998, 8 (2) : 113 - 130
  • [8] A low jitter multiplying delay-locked loop with static phase offset elimination applied to time-to-digital converter
    Wu, Jin
    Chen, Shuang
    Hu, Kang
    Zheng, Lixia
    Sun, Weifeng
    MICROELECTRONICS JOURNAL, 2020, 106
  • [9] Analogue delay-locked loop for spatial-phase locking
    Goodberlet, J
    Ferrera, J
    Smith, HI
    ELECTRONICS LETTERS, 1997, 33 (15) : 1269 - 1270
  • [10] DYNAMICS AND STABILITY OF A DELAY-LOCKED LOOP
    ESTES, LE
    ONEILL, EL
    IEEE TRANSACTIONS ON AUTOMATIC CONTROL, 1976, 21 (04) : 564 - 567