A new high speed and low power decoder/encoder for Radix-4 Booth multiplier

被引:4
|
作者
Ghasemi, Mir Majid [1 ]
Fathi, Amir [1 ]
Mousazadeh, Morteza [1 ]
Khoei, Abdollah [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh 57159, Iran
关键词
Booth algorithm; delay; digital multiplier; encoder; decoder;
D O I
10.1002/cta.2985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The proposed booth decoder/encoder unit is an ultrahigh-speed unit among the reported ones which was designed by modifying and creating a new format truth table with 0.18 mu m CMOS technology. According to the modified truth table, four cases are defined, and a proper circuit for each case is designed. The proposed structure is discussed considering the possible problems such as the swing and discharge problems. The gate-level delay of the proposed structure and other related works have been calculated and are compared. The propagation delay of the proposed structure has been calculated and simulated to validate the data. To justify the comparisons, other related works have been simulated again with the same condition. The propagation delay of the proposed structure is 226 ps, which is minimum compared to previous related works. The proposed structure reduces the delay by 30-200% comparing related works and also improves the delay of the multiplier 4-21%. The power consumption and the area of the structure are 477 mu w and 20 x 18 mu m(2), respectively. In this paper, Hspice software for simulating, MATLAB for numerical calculations, and Cadence for designing the layout of the proposed structure have been used.
引用
收藏
页码:2199 / 2213
页数:15
相关论文
共 50 条
  • [31] A High speed Low Power Adder in Dynamic logic base on Transmission Gate
    Jain, Neeraj
    Gour, Puran
    Shrman, Brahmi
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [32] High-perfoprmance and low-power decoder circuits for SRAMs using mixed-logic scheme
    Xia, Donghao
    Zhang, Yuejun
    Tian, Yuanxin
    Xu, Mengfan
    Wen, Liang
    INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [33] Design of 4 to 2 line encoder using lithium niobate based Mach Zehnder Interferometers for high speed communication
    Pal, Amrindra
    Kumar, Santosh
    Sharma, Sandeep
    Raghuwanshi, Sanjeev Kumar
    OPTICAL MODELLING AND DESIGN IV, 2016, 9889
  • [34] Low Power Switch Mode Power Supply with High Operating Speed Employed with Efficient MTCMOS Technique
    Gupta, Gajendra
    Mohanty, Sumit
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 137 - 149
  • [35] Mapping of Five input Wallace tree using Cadence Tool for Low Power, Low area and High Speed
    Alluri, Sudhakar
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 304 - 310
  • [36] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4083 - 4096
  • [37] Low-Power System Design for MPEG-2/4 AAC Audio Decoder Using Pure ASIC Approach
    Tsai, Tsung-Han
    Liu, Chun-Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (01) : 144 - 155
  • [38] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570
  • [39] Design of an Energy Efficient, High Speed, Low Power Full Subtractor Using GDI Technique
    Dhar, Krishnendu
    Chatterjee, Aanan
    Chatterjee, Sayan
    2014 IEEE STUDENTS' TECHNOLOGY SYMPOSIUM (IEEE TECHSYM), 2014, : 199 - 204
  • [40] Performance Analysis of Dynamic Threshold MOS (DTMOS) Based 4-Input Multiplexer Switch for Low Power and High Speed FPGA Design
    Kumar, Deepak
    Kumar, Pankaj
    Pattanaik, Manisha
    SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 2 - 7