A new high speed and low power decoder/encoder for Radix-4 Booth multiplier

被引:4
|
作者
Ghasemi, Mir Majid [1 ]
Fathi, Amir [1 ]
Mousazadeh, Morteza [1 ]
Khoei, Abdollah [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh 57159, Iran
关键词
Booth algorithm; delay; digital multiplier; encoder; decoder;
D O I
10.1002/cta.2985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The proposed booth decoder/encoder unit is an ultrahigh-speed unit among the reported ones which was designed by modifying and creating a new format truth table with 0.18 mu m CMOS technology. According to the modified truth table, four cases are defined, and a proper circuit for each case is designed. The proposed structure is discussed considering the possible problems such as the swing and discharge problems. The gate-level delay of the proposed structure and other related works have been calculated and are compared. The propagation delay of the proposed structure has been calculated and simulated to validate the data. To justify the comparisons, other related works have been simulated again with the same condition. The propagation delay of the proposed structure is 226 ps, which is minimum compared to previous related works. The proposed structure reduces the delay by 30-200% comparing related works and also improves the delay of the multiplier 4-21%. The power consumption and the area of the structure are 477 mu w and 20 x 18 mu m(2), respectively. In this paper, Hspice software for simulating, MATLAB for numerical calculations, and Cadence for designing the layout of the proposed structure have been used.
引用
收藏
页码:2199 / 2213
页数:15
相关论文
共 50 条
  • [21] The Method Of Low Power, High Performance And Area Efficient Address Decoder Design For SRAM
    Vazgen, Melikyan Sh
    Kamo, Petrosyan O.
    Artur, Mkhitaryan Kh
    Hayk, Margaryan, V
    2020 IEEE 40TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2020, : 276 - 279
  • [22] Design of Low Power and High Speed Ripple Carry Adder
    Archana, S.
    Durga, G.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [23] A SURVEY OF LOW POWER HIGH SPEED ONE BIT FULL ADDER
    Chore, N. M.
    Mandavgane, R. N.
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 302 - +
  • [24] Design high speed and low power hybrid full adder circuit
    Lueangsongchai, Sathaporn
    Tooprakai, Siraphop
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 22 - 25
  • [25] Implementation of High Speed and Low Power Carry Select Adder with BEC
    Gudala, Nikhil Advaith
    Ytterdal, Trond
    Lee, John J.
    Rizkalla, Maher
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 377 - 381
  • [26] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, (10) : 83 - 87
  • [27] Low power architecture of 8bit-9bit encoder and 9bit-8bit decoder using clock gating scheme
    Mogheer H.Sh.
    Al-Jumaili Kh.Kh.H.
    Ali K.J.
    Telecommunications and Radio Engineering (English translation of Elektrosvyaz and Radiotekhnika), 2019, 78 (12): : 1107 - 1115
  • [28] A High-Speed Low-Complexity Concatenated BCH Decoder Architecture for 100 Gb/s Optical Communications
    Lee, Kihoon
    Kang, Han-Gil
    Park, Jeong-In
    Lee, Hanho
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 66 (01): : 43 - 55
  • [29] A High-Speed Low-Complexity Concatenated BCH Decoder Architecture for 100 Gb/s Optical Communications
    Kihoon Lee
    Han-Gil Kang
    Jeong-In Park
    Hanho Lee
    Journal of Signal Processing Systems, 2012, 66 : 43 - 55
  • [30] Low Power Design of a Two Bit Mangitude Comparator for High Speed Operation
    Hasan, Mehedi
    Saha, Uttam Kumar
    Hossain, Muhammad Saddam
    Biswas, Parag
    Hossein, Md. Jobayer
    Dipto, Md. Ashik Zafar
    2019 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI - 2019), 2019,