A new high speed and low power decoder/encoder for Radix-4 Booth multiplier

被引:4
|
作者
Ghasemi, Mir Majid [1 ]
Fathi, Amir [1 ]
Mousazadeh, Morteza [1 ]
Khoei, Abdollah [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh 57159, Iran
关键词
Booth algorithm; delay; digital multiplier; encoder; decoder;
D O I
10.1002/cta.2985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The proposed booth decoder/encoder unit is an ultrahigh-speed unit among the reported ones which was designed by modifying and creating a new format truth table with 0.18 mu m CMOS technology. According to the modified truth table, four cases are defined, and a proper circuit for each case is designed. The proposed structure is discussed considering the possible problems such as the swing and discharge problems. The gate-level delay of the proposed structure and other related works have been calculated and are compared. The propagation delay of the proposed structure has been calculated and simulated to validate the data. To justify the comparisons, other related works have been simulated again with the same condition. The propagation delay of the proposed structure is 226 ps, which is minimum compared to previous related works. The proposed structure reduces the delay by 30-200% comparing related works and also improves the delay of the multiplier 4-21%. The power consumption and the area of the structure are 477 mu w and 20 x 18 mu m(2), respectively. In this paper, Hspice software for simulating, MATLAB for numerical calculations, and Cadence for designing the layout of the proposed structure have been used.
引用
收藏
页码:2199 / 2213
页数:15
相关论文
共 50 条
  • [1] A Low Power Radix-4 Booth Multiplier With Pre-Encoded Mechanism
    Chang, Yen-Jen
    Cheng, Yu-Cheng
    Liao, Shao-Chi
    Hsiao, Chun-Huo
    IEEE ACCESS, 2020, 8 : 114842 - 114853
  • [2] Performance Improvement of Radix-4 Booth Multiplier on Negative Partial Products
    Li, Yang
    Tang, Xiqin
    Liu, Wanting
    Qiao, Shushan
    Zhou, Yumei
    Shang, Delong
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 222 - 226
  • [3] IMPLEMENTATION OF FAST MULTIPLIER USING MODIFIED RADIX-4 BOOTH ALGORITHM WITH REDUNDANT BINARY ADDER FOR LOW ENERGY APPLICATIONS
    Surendran, Laya E. K.
    Antony, Rony P.
    2014 First International Conference on Computational Systems and Communications (ICCSC), 2014, : 266 - 271
  • [4] A Design of Low Power and High Speed Encoder and Decoder Circuits by Re-Evaluating High Speed Design Values
    Satheesan, Abin
    Geethiga, S.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATION ENGINEERING (ICACCE-2019), 2019,
  • [5] Circuit Level Realization of Low Latency Radix-4 Booth Scheme for Parallel Multipliers
    Rahnamaei, Ali
    Fatin, Gholamreza Zare
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2022, 92 (02) : 293 - 301
  • [6] Circuit Level Realization of Low Latency Radix-4 Booth Scheme for Parallel Multipliers
    Ali Rahnamaei
    Gholamreza Zare Fatin
    Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2022, 92 : 293 - 301
  • [7] Area-delay efficient Radix-4 8x8 Booth multiplier for DSP applications
    Singhal, Subodh K.
    Patel, Sujit K.
    Mahajan, Anurag
    Saxena, Gaurav
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (04) : 2012 - 2028
  • [8] Radix-4 and Radix-8 Booth Encoded Multi-Modulus Multipliers
    Muralidharan, Ramya
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (11) : 2940 - 2952
  • [9] A fast bit-interleaving RSA cryptosystem based on radix-4 cellular-array modular multiplier
    Hong, Din-Hua
    Tsai, Bin-Yan
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1446 - +
  • [10] Design of low power and high speed multiplexer based Thermometer to Gray Encoder
    Gupta, Yogendra
    Garg, Lokesh
    Khandelwal, Sarthak
    Gupta, Sanchit
    Saini, Sandeep
    2013 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS), 2013, : 501 - 504