Symmetrical Multilayer Dielectric Model of Thermal Stress and Strain of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integrated Circuit

被引:2
作者
Wang, Ning [1 ]
Yang, Jia [1 ]
Ding, Can [2 ]
Jia, Hong-Zhi [1 ]
Zhai, Jiang-Hui [3 ]
机构
[1] Univ Shanghai Sci & Technol, Engn Res Ctr Opt Instrument & Syst, Minist Educ, Shanghai Key Lab Modern Opt Syst, Shanghai 200093, Peoples R China
[2] Univ Technol Sydney, Global Big Data Technol Ctr, Sydney, NSW 2007, Australia
[3] Guilin Univ Elect Technol, Guangxi Key Lab Precison Nav Technol & Applicat, Guilin 541004, Peoples R China
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2022年 / 12卷 / 07期
关键词
Stress; Through-silicon vias; Strain; Silicon; Thermal stresses; Copper; Three-dimensional displays; Silicon-core coaxial through-silicon vias (S-CTSVs); strain; stress; PERFORMANCE ANALYSIS; TSV; RELIABILITY; OPTIMIZATION;
D O I
10.1109/TCPMT.2022.3186969
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work, an analytical model of strain and stress of symmetrical multilayer medium is proposed to solve the thermal problem that occurs in silicon-core coaxial through-silicon vias (S-CTSV). Based on the 3-D Kane-Mindlin theory, the proposed analytical model of strain considers both elastic strain and thermal strain. In addition, the stress is discussed in segments using planar stress and Hooke's law in the model of S-CTSVs to improve the accuracy. The results indicate that the average relative errors in terms of strain and stress between the results of the proposed analytical model and the finite-element method (FEM) were 4.06% and 0.17%, respectively. Compared with the back propagation (BP) neural network-based prediction algorithm, the average relative errors in strain and stress between the proposed model and the FEM were decreased by 3.97% and 3.23%, respectively. Moreover, the stress of three different CTSVs was also compared. The stress of the proposed S-CTSVs model was lower than those of the two traditional CTSVs, which ensure higher reliability. The results in this article would provide some design guides for S-CTSVs in 3-D integration.
引用
收藏
页码:1122 / 1129
页数:8
相关论文
共 35 条
  • [1] Integration, BEOL, and Thermal Stress Impact on CMOS-Compatible Titanium-Based Contacts for III-V Devices on a 300-mm Platform
    Boyer, F.
    Dabertrand, K.
    Jany, C.
    Gergaud, P.
    Coudurier, N.
    Nemouchi, F.
    Gregoire, M.
    Rafhay, Q.
    Rodriguez, Ph
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (06) : 2495 - 2502
  • [2] An Effective Approach for Thermal Performance Analysis of 3-D Integrated Circuits With Through-Silicon Vias
    Chai, Jingrui
    Dong, Gang
    Yang, Yintang
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (05): : 877 - 887
  • [3] TSV-OCT: A Scalable Online Multiple-TSV Defects Localization for Real-Time 3-D-IC Systems
    Dang, Khanh N.
    Ahmed, Akram Ben
    Abdallah, Abderazek Ben
    Tran, Xuan-Tu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (03) : 672 - 685
  • [4] Strain Distribution Induced in SOI Photonic Substrate by Through Silicon via Using Advanced Scanning X-Ray Nano-Diffraction
    Escoubas, S.
    Vianne, B.
    Richard, M. -I.
    Farcy, A.
    Fiori, V.
    Thomas, O.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (04) : 529 - 533
  • [5] The Effect of Pitch Distance on the Statistics and Morphology of Through-Silicon Via Extrusion
    Jalilvand, Golareh
    Ahmed, Omar
    Dube, Nicolas
    Jiang, Tengfei
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (06): : 883 - 891
  • [6] A Compact Analytic Model of the Strain Field Induced by Through Silicon Vias
    Jan, Sun-Rong
    Chou, Tien-Pei
    Yeh, Che-Yu
    Liu, Chee Wee
    Goldstein, Robert V.
    Gorodtsov, Valentin A.
    Shushpannikov, Pavel S.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 777 - 782
  • [7] TSV Repair Architecture for Clustered Faults
    Jang, Jaewon
    Cheong, Minho
    Kang, Sungho
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (01) : 190 - 194
  • [8] Modeling Copper Plastic Deformation and Liner Viscoelastic Flow Effects on Performance and Reliability in Through Silicon Via (TSV) Fabrication Processes
    Karmarkar, Aditya P.
    Xu, Xiaopeng
    El Sayed, Karim
    Guo, Wei
    Van der Plas, Geert
    Van Huylenbroeck, Stefaan
    Gonzalez, Mario
    Absil, Philippe
    Beyne, Eric
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (04) : 642 - 653
  • [9] The Effect of the Thermal Mechanical Properties of Nonconductive Films on the Thermal Cycle Reliability of 40-μm Fine Pitch Cu-Pillar/Ni/SnAg Microbump Flip-Chip Assembly
    Lee, SeYong
    Park, JongHo
    Park, Jae-Hyeong
    Lee, HanMin
    Shin, SangMyung
    Kim, Youngsoon
    Kim, Woojeong
    Choi, Taejin
    Paik, Kyung-Wook
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (01): : 10 - 17
  • [10] Novel Method Enabling Forward and Backward Propagations in NAND Flash Memory for On-Chip Learning
    Lee, Sung-Tae
    Yeom, Gyuho
    Yoo, Honam
    Kim, Hyeong-Su
    Lim, Suhwan
    Bae, Jong-Ho
    Park, Byung-Gook
    Lee, Jong-Ho
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (07) : 3365 - 3370