A Novel Low-power Neuromorphic Circuit based on Izhikevich Model

被引:0
|
作者
Sapounaki, Maria [1 ]
Kakarountas, Athanasios [1 ]
机构
[1] Univ Thessaly, Comp Sci & Biomed Informat, Lamia, Greece
来源
2021 10TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST) | 2021年
关键词
FPGA; neuromorphic circuits; Izhikevich model; low power;
D O I
10.1109/MOCAST52088.2021.9493396
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In recent years, scientists strove to create devices that may ameliorate patients' lives who suffer from a neuronal disease. These devices are mainly based on neuromorphic circuits and usually employ mathematical equations. This paper implements Izhikevich (IZH) mathematical model on an FPGA board. The paper proposes an innovative hardware architecture that creates an application-specific Processing Unit for implementing a neuron. The design achieves to decrease power consumption by 37,5% and 16% of the dynamic and the total power consumption, respectively, while maintaining the computational speed at the same level, compared to similar works.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Transistor- and circuit-design optimization for low-power CMOS
    Chang, Mi-Chang
    Chang, Chih-Sheng
    Chao, Chih-Ping
    Goto, Ken-Ichi
    Ieong, Meikei
    Lu, Lee-Chung
    Diaz, Carlos H.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 84 - 95
  • [42] Low-Power Approximate Logarithmic Squaring Circuit Design for DSP Applications
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 500 - 506
  • [43] A Low-Power Direct Adaptive SSDV Piezoelectric Vibration Control Circuit
    Long, Zhihe
    Pan, Qiqi
    Li, Pengyu
    Yang, Zhengbao
    IFAC PAPERSONLINE, 2022, 55 (27): : 369 - 374
  • [44] A Low-Power High Accuracy Over Current Protection Circuit for Low Dropout Regulator
    Heng, Socheat
    Pham, Cong-Kha
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (09): : 1208 - 1214
  • [45] A novel architecture for low-power design of parallel multipliers
    Fayed, AA
    Bayoumi, MA
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154
  • [46] Design of a low-power real-time wavelet CODEC circuit
    Lee, S
    Cho, K
    CURRENT APPLIED PHYSICS, 2005, 5 (04) : 365 - 372
  • [47] Low-Power Supply Circuit Using Off-Chip Resonant Circuit for Adiabatic Logic
    Takahashi, Yasuhiro
    Sato, Hisao
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2015, 98 (03) : 1 - 8
  • [48] An integrated low-power Binary-PAM based wireless telemetry circuit for implantable cardiac pacemakers
    Xu, Jiangtao
    Zhai, Yujian
    Yang, Yang
    Zhang, Ruizhi
    Zhang, Hong
    MICROELECTRONICS JOURNAL, 2020, 99
  • [49] A novel low-power full-adder cell for low voltage
    Navi, Keivan
    Maeen, Mehrdad
    Foroutan, Vahid
    Timarchi, Somayeh
    Kavehei, Omid
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (04) : 457 - 467
  • [50] A novel low-voltage and low-power bandgap voltage reference
    Xing Xiao Ming
    Li Jian Cheng
    Yang Li
    PROCEEDINGS OF THE 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER ENGINEERING AND ELECTRONICS (ICECEE 2015), 2015, 24 : 746 - 751