A Novel Low-power Neuromorphic Circuit based on Izhikevich Model

被引:0
|
作者
Sapounaki, Maria [1 ]
Kakarountas, Athanasios [1 ]
机构
[1] Univ Thessaly, Comp Sci & Biomed Informat, Lamia, Greece
关键词
FPGA; neuromorphic circuits; Izhikevich model; low power;
D O I
10.1109/MOCAST52088.2021.9493396
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In recent years, scientists strove to create devices that may ameliorate patients' lives who suffer from a neuronal disease. These devices are mainly based on neuromorphic circuits and usually employ mathematical equations. This paper implements Izhikevich (IZH) mathematical model on an FPGA board. The paper proposes an innovative hardware architecture that creates an application-specific Processing Unit for implementing a neuron. The design achieves to decrease power consumption by 37,5% and 16% of the dynamic and the total power consumption, respectively, while maintaining the computational speed at the same level, compared to similar works.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Low-power Neuromorphic CMOS Sensor Circuit for the Implanted Biomolecular Detections
    Li, Yang-Guo
    Haider, Mohammad Rafiqul
    2013 IEEE SENSORS, 2013, : 437 - 440
  • [2] An Ultra Low-Power Memristive Neuromorphic Circuit for Internet of Things Smart Sensors
    Fayyazi, Arash
    Ansari, Mohammad
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE INTERNET OF THINGS JOURNAL, 2018, 5 (02): : 1011 - 1022
  • [3] A Low-Power Memristive Neuromorphic Circuit Utilizing a Global/Local Training Mechanism
    Rose, Garrett S.
    Pino, Robinson
    Wu, Qing
    2011 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2011, : 2080 - 2086
  • [4] A compact ultra low-power pulse delay and extension circuit for neuromorphic processors
    Nielsen, Carsten
    Qiao, Ning
    Indiveri, Giacomo
    2017 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2017,
  • [5] Low-Power Computing with Neuromorphic Engineering
    Liu, Dingbang
    Yu, Hao
    Chai, Yang
    ADVANCED INTELLIGENT SYSTEMS, 2021, 3 (02)
  • [6] Silicon neuron circuit based on the Izhikevich model
    Mizoguchi, Nobuyuki
    Kohno, Takashi
    NEUROSCIENCE RESEARCH, 2011, 71 : E78 - E78
  • [7] A novel low-power logic circuit design scheme
    Starzyk, Janusz A.
    He, Haibo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 176 - 180
  • [8] Guest Editorial Low-Power, Adaptive Neuromorphic Systems: Devices, Circuit, Architectures and Algorithms
    Basu, Arindam
    Chang, Meng-Fan
    Chicca, Elisabetta
    Karnik, Tanay
    Li, Hai
    Seo, Jae-Sun
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (01) : 1 - 5
  • [9] A novel adiabatic logic technique for low-power circuit applications
    Vanlalchaka, Reginald H.
    Maity, Reshmi
    Khiangte, Lalthanpuii
    Rosangliana, David
    Maity, N. P.
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2025, 31 (02): : 611 - 630
  • [10] Novel, Low-power ECRL-CMOS Interface Circuit
    Morell, William
    Srivastava, Ashok
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 25 - 28