Excess loop delay in continuous-time delta-sigma modulators

被引:218
|
作者
Cherry, JA [1 ]
Snelgrove, WM [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
delta-sigma modulation;
D O I
10.1109/82.755409
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Continuous-time (CT) delta-sigma modulators (Delta Sigma M's) suffer from a problem not seen in discrete-time (DT) designs, that of excess loop delay: nonzero delay between the quantizer clock edge and the time when a change in output bit is seen at the feedback point in the modulator. This paper analytically shows how such delay affects the equivalence between the CT modulator loop filter and its DT counterpart. The effect of this delay on modulator dynamic range is studied through simulation for the standard double-integration (low pass) CT modulator and its equivalent fourth-order f(s)/4 band pass circuit. For the first time, the results are extended to higher order low-pass and bandpass designs, as well as multibit designs. Methods for alleviating the performance loss caused by excess loop delay are also discussed.
引用
收藏
页码:376 / 389
页数:14
相关论文
共 50 条
  • [31] Advances in High-Speed Continuous-Time Delta-Sigma Modulators
    Caldwell, Trevor
    Alldred, David
    Schreier, Richard
    Shibata, Hajime
    Dong, Yunzhi
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [32] Wideband Continuous-Time MASH Delta-Sigma Modulators: A Tutorial Review
    Qi, Liang
    Liu, Yuekai
    Sin, Sai-Weng
    Xing, Xinpeng
    Wang, Guoxing
    Ortmanns, Maurits
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (06) : 2623 - 2628
  • [33] Continuous-Time Delta-Sigma Modulators Based on Passive RC Integrators
    de Melo, Joao L. A.
    Paulino, Nuno
    Goes, Joao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) : 3662 - 3674
  • [34] Improved Continuous-Time Delta-Sigma Modulators With Embedded Active Filtering
    Manivannan, Saravana
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (11) : 3778 - 3789
  • [35] Estimating circuit nonidealities of continuous-time multibit delta-sigma modulators
    Buhmann, Alexander
    Keller, Matthias
    Ortmanns, Maurits
    Manoli, Yiannos
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2264 - 2267
  • [36] Passive quantisation error extraction in continuous-time delta-sigma modulators
    Han, C.
    Maghari, N.
    ELECTRONICS LETTERS, 2016, 52 (11) : 917 - 918
  • [37] Continuous-Time Delta-Sigma Modulators With Time-Interleaved FIR Feedback
    Jain, Ankesh
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (02) : 434 - 443
  • [38] Clock jitter noise spectra in continuous-time delta-sigma modulators
    Oliaei, O
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 192 - 195
  • [39] Modified mismatch-shaping for continuous-time delta-sigma modulators
    Shui, T
    Schreier, R
    Hudson, F
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 225 - 228
  • [40] Design of hybrid continuous-time discrete-time Delta-Sigma modulators
    Kwan, Hing-Kit
    Lui, Siu-Hong
    Lei, Chi-Un
    Liu, Yansong
    Wong, Ngai
    Ho, Ka-Leung
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1224 - 1227