Half-Rate Duobinary Transmitter Architecture for Chip-to-Chip Interconnect Applications

被引:1
|
作者
Sharad, Mrigank [1 ]
Vijaya, Sankara Rao P. [1 ]
Mandal, Pradip [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
Half-Rate; Duobinary; Precoder; Chip-to-chip interconnect;
D O I
10.1007/s10470-011-9621-x
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For a high speed duobinary transmitter clock frequency defines the transmission limit. A conventional duobinary transmitter needs a clock frequency equal to the data rate. In this work we propose a duobinary transmitter that uses a clock frequency half of the output data rate and hence achieves double the transmission rate for a given clock frequency as compared to a conventional duobinary transmitter. In the proposed transmitter the duobinary precoder is integrated into the last stage of a tree structured serializer to combine two NRZ data streams at half the transmission data rate. Two modes for the precoder have been incorporated into the design. The first mode is applicable for data transmission over copper whereas the second mode is suitable for wavelength division multiplexed optical transmission. A DLL based clock multiplier unit is employed to produce the high frequency clock with 50% duty cycle needed for the precoding operation. It incorporates a clock generation logic with integrated duty cycle control. A charge pump with dynamic current matching and a high resolution PFD are employed to reduce static phase error in locking and hence achieves improved jitter performance. A new delay cell along with automatic mode selection is proposed. To cover a wide range of data rate, the DLL is designed for a wide locking range and maintains almost 50% duty cycle. The design is implemented in 1.8-V, 0.18 mu m Digital CMOS technology with an f (T) of 27 GHz. Simulations shows that, the duobinary transmitter circuit works up-to 10 Gb/s and consumes 60 mW of power.
引用
收藏
页码:361 / 377
页数:17
相关论文
共 50 条
  • [1] Half-Rate Duobinary Transmitter Architecture for Chip-to-Chip Interconnect Applications
    Mrigank Sharad
    Pradip Vijaya Sankara Rao P
    Analog Integrated Circuits and Signal Processing, 2011, 68
  • [2] Coding schemes for chip-to-chip interconnect applications
    Farzan, Kamran
    Johns, David A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) : 393 - 406
  • [3] Terahertz Band Interconnect Architecture for Future Chip-to-Chip Wireless Communication
    Elkarkraoui, Taieb
    Nezhad-Ahmadi, Mohammad-Reza
    Safavi-Naeini, Safieddin
    2020 45TH INTERNATIONAL CONFERENCE ON INFRARED, MILLIMETER, AND TERAHERTZ WAVES (IRMMW-THZ), 2020,
  • [4] Polymer forms chip-to-chip interconnect
    DeGroot, JV
    LASER FOCUS WORLD, 2005, 41 (05): : 11 - 11
  • [5] Chip-to-chip interconnect integration technologies
    Zia, Muneeb
    Zhang, Chaoqi
    Yang, Hyun Suk
    Zheng, Li
    Bakir, Muhannad
    IEICE ELECTRONICS EXPRESS, 2016, 13 (06):
  • [6] A Low-Power Half-Rate Charge-Steering Hybrid for Full-Duplex Chip-to-Chip Interconnects
    Govindaswamy, Prema Kumar
    Wary, Nijwm
    Pasupureddi, Vijaya Sankara Rao
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 857 - 861
  • [7] Development of a chip-to-chip optical interconnect system
    Mu, Jianwei
    Ragunathan, Vivek
    Zhang, Lin
    Okamoto, Shintaro
    Kimerling, Lionel C.
    Michel, Jurgen
    2013 IEEE OPTICAL INTERCONNECTS CONFERENCE, 2013, : 116 - +
  • [8] Terabus: a chip-to-chip parallel optical interconnect
    Kash, JA
    Doany, F
    Kuchta, D
    Pepeljugoski, P
    Schares, L
    Schaub, J
    Schow, C
    Trewhella, J
    Baks, C
    Kwark, Y
    Schuster, C
    Shan, L
    Patel, C
    Tsang, C
    Rosner, J
    Libsch, F
    Budd, R
    Chiniwalla, P
    Guckenberger, D
    Kucharski, D
    Dangel, R
    Offrein, B
    Tan, M
    Trott, G
    Lin, D
    Tandon, A
    Nystrom, M
    2005 IEEE LEOS Annual Meeting Conference Proceedings (LEOS), 2005, : 362 - 363
  • [9] High-Speed Low-Current Duobinary Signaling Over Active Terminated Chip-to-Chip Interconnect
    Vijaya, Sankara Rao P.
    Mandal, Pradip
    Sachdev, Sunil
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 73 - 78
  • [10] Square dielectric interconnect for chip-to-chip THz communication
    Aflakian, N.
    LaFave, T., Jr.
    Henderson, R. M.
    O, K. K.
    MacFarlane, D. L.
    PROCEEDINGS OF THE 2017 TEXAS SYMPOSIUM ON WIRELESS AND MICROWAVE CIRCUITS AND SYSTEMS (WMCS), 2017,