Impact of carrier quantum confinement on the short channel effects of double-gate silicon-on-insulator FINFETs

被引:12
作者
Medury, Aditya Sankar [1 ,2 ]
Bhat, K. N. [1 ]
Bhat, Navakanta [1 ]
机构
[1] Indian Inst Sci, Ctr Nanosci & Engn, Dept Elect Commun Engn, Bangalore 560012, Karnataka, India
[2] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
来源
MICROELECTRONICS JOURNAL | 2016年 / 55卷
关键词
DG FINFET; Electrostatics; Quantum confinement; Short channel effects; COMPACT MODEL; MOSFETS; ENHANCEMENT;
D O I
10.1016/j.mejo.2016.07.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we use a center potential based approach to determine the electrostatics viz. threshold voltage (V-th), Sub-Threshold Slope and Drain Induced Barrier Lowering (DIBL) for Fully Depleted (FD) Undoped Symmetric Double-Gate (DG) Silicon-on-Insulator (SOI) FINFETs over a wide range of Channel Lengths (L-g) and drain voltages (V-d). Based on this approach, a comparison of the electrostatics of Undoped Symmetric Double-Gate (DG) Silicon-on-Insulator (SOI) FINFETs is presented between the semi-classical and quantum confinement cases for two different SOI fin thicknesses of T-fin=2 nm and T-fin=7 nm, respectively. For both cases, it is observed that the threshold voltage roll-off and DIBL is greater in the quantum confinement case than in the semi-classical case. This seemingly counter-intuitive trend also implies that the channel length corresponding to the transition from long channel to short channel behavior (L-min) is also lower in the semi-classical case compared to the quantum confinement case. This behavior is explained by comparing the Lateral Electric field (along the channel length) with the Electric Field along the thickness of the SOI fin for T-fin=2 nm and T-fin = 7 nm over a wide range of gate and drain voltages. This analysis suggests that quantum confinement adversely affects the short channel effects and leads to an increase in the Lmin compared to the semi-classical case. These results for Lmin clearly illustrate the importance of the need to include the quantum confinement effects while evaluating the electrostatics performance and scalability of symmetric DG SOI FINFETs. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:143 / 151
页数:9
相关论文
共 50 条
  • [11] Quantum confinement effects and source-to-drain tunneling in ultra-scaled double-gate silicon n-MOSFETs
    Jiang Xiang-Wei
    Li Shu-Shen
    CHINESE PHYSICS B, 2012, 21 (02)
  • [12] Analysis and Mitigation of Negative Differential Resistance effects in Double-Gate Silicon-on-Insulator Negative Capacitance Field Effect Transistor with improved analog performance
    Pratap, Manas
    Kansal, Harshit
    Medury, Aditya Sankar
    MICROELECTRONICS JOURNAL, 2023, 136
  • [13] Analysis of 2-D quantum effects in the poly-gate and their impact on the short-channel effects in double-gate MOSFETs via the density-gradient method
    Park, JS
    Shin, HS
    Connelly, D
    Yergeau, D
    Yu, ZP
    Dutton, RW
    SOLID-STATE ELECTRONICS, 2004, 48 (07) : 1163 - 1168
  • [14] Compact model of the quantum short-channel threshold voltage in symmetric Double-Gate MOSFET
    Munteanu, D
    Autran, JL
    Harrison, S
    Nehari, K
    Tintori, O
    Skotnicki, T
    MOLECULAR SIMULATION, 2005, 31 (12) : 831 - 837
  • [15] Quantum short-channel compact modelling of drain-current in double-gate MOSFET
    Munteanu, Damela
    Autran, Jean-Luc
    Loussier, Xavier
    Harrison, Samuel
    Cerutti, Robin
    Skotnicki, Thomas
    SOLID-STATE ELECTRONICS, 2006, 50 (04) : 680 - 686
  • [16] Full quantum simulation study of a nano tri-material double gate silicon-on-insulator MOSFET
    Arefinia, Zahra
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2013, 16 (05) : 1240 - 1247
  • [17] Quantum-confinement effect in ultrathin Si layer of silicon-on-insulator substrate
    Tabe, M
    Kumezawa, M
    Ishikawa, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 2001, 40 (2B): : L131 - L133
  • [18] Quantum Confinement Effects and Electrostatics of Planar Nano-scale Symmetric Double-Gate SOI MOSFETs
    Medury, Aditya Sankar
    Kansal, Harshit
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [19] Two-dimensional quantum-mechanical modeling for strained silicon channel of double-gate MOSFET
    Kim, K
    Kwon, O
    Seo, J
    Won, T
    Birner, S
    Oberhuber, R
    Trellakis, A
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2004, 45 : S909 - S913
  • [20] Compact model for short channel symmetric doped double-gate MOSFETs
    Cerdeira, Antonio
    Iniguez, Benjamin
    Estrada, Magali
    SOLID-STATE ELECTRONICS, 2008, 52 (07) : 1064 - 1070