Impact of carrier quantum confinement on the short channel effects of double-gate silicon-on-insulator FINFETs

被引:12
|
作者
Medury, Aditya Sankar [1 ,2 ]
Bhat, K. N. [1 ]
Bhat, Navakanta [1 ]
机构
[1] Indian Inst Sci, Ctr Nanosci & Engn, Dept Elect Commun Engn, Bangalore 560012, Karnataka, India
[2] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
来源
MICROELECTRONICS JOURNAL | 2016年 / 55卷
关键词
DG FINFET; Electrostatics; Quantum confinement; Short channel effects; COMPACT MODEL; MOSFETS; ENHANCEMENT;
D O I
10.1016/j.mejo.2016.07.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we use a center potential based approach to determine the electrostatics viz. threshold voltage (V-th), Sub-Threshold Slope and Drain Induced Barrier Lowering (DIBL) for Fully Depleted (FD) Undoped Symmetric Double-Gate (DG) Silicon-on-Insulator (SOI) FINFETs over a wide range of Channel Lengths (L-g) and drain voltages (V-d). Based on this approach, a comparison of the electrostatics of Undoped Symmetric Double-Gate (DG) Silicon-on-Insulator (SOI) FINFETs is presented between the semi-classical and quantum confinement cases for two different SOI fin thicknesses of T-fin=2 nm and T-fin=7 nm, respectively. For both cases, it is observed that the threshold voltage roll-off and DIBL is greater in the quantum confinement case than in the semi-classical case. This seemingly counter-intuitive trend also implies that the channel length corresponding to the transition from long channel to short channel behavior (L-min) is also lower in the semi-classical case compared to the quantum confinement case. This behavior is explained by comparing the Lateral Electric field (along the channel length) with the Electric Field along the thickness of the SOI fin for T-fin=2 nm and T-fin = 7 nm over a wide range of gate and drain voltages. This analysis suggests that quantum confinement adversely affects the short channel effects and leads to an increase in the Lmin compared to the semi-classical case. These results for Lmin clearly illustrate the importance of the need to include the quantum confinement effects while evaluating the electrostatics performance and scalability of symmetric DG SOI FINFETs. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:143 / 151
页数:9
相关论文
共 50 条
  • [1] Thermal characterization of a double-gate silicon-on-insulator MOSFET
    Pandey, MK
    Sen, S
    Gupta, RS
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 1999, 32 (03) : 344 - 349
  • [2] Thermal characterization of a double-gate silicon-on-insulator MOSFET
    Pandey, Manoj K.
    Sen, Sujata
    Gupta, R.S.
    Journal of Physics D: Applied Physics, 32 (03): : 344 - 349
  • [3] Velocity overshoot in ultrathin double-gate silicon-on-insulator transistors
    Gámiz, F
    APPLIED PHYSICS LETTERS, 2004, 84 (02) : 299 - 301
  • [4] High-voltage, double-gate devices on silicon-on-insulator
    Zingg, RP
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 461 - 468
  • [5] Compact modeling of symmetrical double-gate MOSFETs including carrier confinement and short-channel effects
    Munteanu, D.
    Autran, J. L.
    Loussier, X.
    Harrison, S.
    Cerutti, R.
    MOLECULAR SIMULATION, 2007, 33 (07) : 605 - 611
  • [6] Ferroelectric Junctionless Double-Gate Silicon-On-Insulator FET as a Tripartite Synapse
    Gastaldi, C.
    Kamaei, S.
    Cavalieri, M.
    Saeidi, A.
    Stolichnov, I.
    Radu, I.
    Ionescu, A. M.
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (04) : 678 - 681
  • [7] Subband Structure Engineering in Silicon-on-Insulator FinFETs using Confinement
    Stanojevic, Z.
    Sverdlov, V.
    Selberherr, S.
    ADVANCED SEMICONDUCTOR-ON-INSULATOR TECHNOLOGY AND RELATED PHYSICS 15, 2011, 35 (05): : 117 - 122
  • [8] Experimental Study on Short-Channel Effects in Double-Gate Silicon Carbide JFETs
    Kaneko, M.
    Nakajima, M.
    Jin, Q.
    Kimoto, T.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (10) : 4538 - 4540
  • [9] Enhanced coupling effects in vertical double-gate FinFETs
    Chang, Sung-Jae
    Bawedin, Maryline
    Guo, Yufeng
    Liu, Fanyu
    Akarvardar, Kerem
    Lee, Jong-Hyun
    Lee, Jung-Hee
    Ionica, Irina
    Cristoloveanu, Sorin
    SOLID-STATE ELECTRONICS, 2014, 97 : 88 - 98
  • [10] Simulation study of Short-Channel Effects and quantum confinement in double-gate FinFET devices with high-mobility materials
    Moreau, M.
    Munteanu, D.
    Autran, J. L.
    MICROELECTRONIC ENGINEERING, 2011, 88 (04) : 366 - 369